## Semiconductor Devices: Theory and Application Lab Manual

# SEMICONDUCTOR DEVICES: THEORY AND APPLICATION LAB MANUAL

NSCC EDITION / AMTE 1495

JAMES FIORE AND NSCC

NSCC

**Nova Scotia** 





Semiconductor Devices: Theory and Application Lab Manual Copyright @ 2023 by James Fiore is licensed under a Creative Commons Attribution 4.0 International License, except where otherwise noted.

## **CONTENTS**

|     | Private Creation Notes                | 1   |
|-----|---------------------------------------|-----|
|     | Introduction                          | 2   |
|     | A Note from the Author                | iii |
|     | PART I. MAIN BODY                     |     |
| 1.  | Introduction to Electronics Lab       | 5   |
| 2.  | Resistive Sensors                     | 16  |
| 3.  | Diode Curves                          | 21  |
| 4.  | Light Emitting Diodes                 | 26  |
| 5.  | Photodiodes                           | 31  |
| 6.  | The Zener Diode                       | 35  |
| 7.  | The Oscilloscope                      | 40  |
| 8.  | The Oscilloscope - Tektronix TDS 3000 | 46  |
| 9.  | The Transformer                       | 59  |
| 10. | Full-wave Bridge Rectifier            | 64  |
| 11. | The DC Power Supply Project           | 68  |
| 12. | Voltage Divider Bias                  | 73  |
| 13. | Base Bias: CE Configuration           | 78  |
| 14. | Feedback Biasing                      | 83  |
| 15. | PNP Transistors                       | 89  |
| 16. | Common Emitter Amplifier              | 95  |
| 17. | Swamped CE Amplifier                  | 101 |
| 18. | Emitter Bias                          | 106 |
| 19. | Frequency Limits                      | 111 |
| 20. | Voltage Follower                      | 115 |

| 21. | Class A Power Analysis                   | 121 |
|-----|------------------------------------------|-----|
| 22. | Class B Power Analysis                   | 126 |
| 23. | Power Amp with Driver                    | 132 |
| 24. | JFET Bias                                | 137 |
| 25. | JFET Amplifiers                          | 143 |
|     | Appendix: Manufacturer's Datasheet Links | 149 |
|     | Version History                          | 150 |

## **PRIVATE CREATION NOTES**

Open\_Textbook\_Import\_or\_Adaptation\_Plan\_Request\_2022 AMEE1495 Darrell Alward Lab Manual(3)

Chapters 8, 9, & 14 are not used.

| Resource Used | Semiconductor Devices: Theory and Application Laboratory Manual |
|---------------|-----------------------------------------------------------------|
| NSCC Version  | Resource 1                                                      |
| Chapter 1     | Chapter 1                                                       |
| Chapter 2     | Chapter 2                                                       |
| Chapter 3     | Chapter 3                                                       |
| Chapter 4     | Chapter 4                                                       |
| Chapter 5     | Chapter 5                                                       |
| Chapter 6     | Chapter 6                                                       |
| Chapter 7     | Chapter 7                                                       |
| Chapter 8     | Chapter 10                                                      |
| Chapter 9     | Chapter 11                                                      |
| Chapter 10    | Chapter 12                                                      |
| Chapter 11    | Chapter 13                                                      |
| Chapter 12    | Chapter 15                                                      |
| Chapter 13    | Chapter 16                                                      |
| Chapter 14    | Chapter 17                                                      |
| Chapter 15    | Chapter 18                                                      |
| Chapter 16    | Chapter 19                                                      |
| Chapter 17    | Chapter 20                                                      |
| Chapter 18    | Chapter 21                                                      |
| Chapter 19    | Chapter 22                                                      |
| Chapter 20    | Chapter 23                                                      |
| Chapter 21    | Chapter 24                                                      |
| Chapter 22    | Chapter 25                                                      |
| Chapter 23    | Chapter 26                                                      |
| Chapter 24    | Chapter 27                                                      |

This laboratory manual is the companion to my OER text Semiconductor Devices: Theory and Application. It is intended for use in introductory semiconductor devices courses and is appropriate for two and four year electrical engineering technology curriculums. The manual contains sufficient exercises for two 15 week courses using a two to three hour practicum period. It assumes familiarity with basic electrical circuit analysis techniques and theorems. The topics cover basic diodes through DC biasing and AC analysis of small signal bipolar and FET amplifiers along with class A and B large signal analysis. For equipment, each lab station should include a dual adjustable DC power supply, a dual trace oscilloscope, a function generator and a quality DMM. Some exercises also make use of a distortion analyzer and a low distortion generator (generally, THD below 0.01%), although these portions may be bypassed. For components, a selection of standard value ¼ watt carbon film resistors ranging from a few ohms to a few mega ohms is required along with an array of typical capacitor values (film types recommended below 1 µF and aluminum electrolytics above). Specialty passives include a CdS cell, thermistor and a 20 ohm 20 watt load resistor. A decade resistance box and a 10  $k\Omega$  potentiometer may also be useful. Active devices include small signal diodes such as the 1N914 or 1N4148, rectifying diodes such as the 1N4000 series, the NZX5V1B or 1N751 Zener, single LEDs of various colors, a super bright LED, 2N3904 or 2N2222 NPN transistor, 2N3906 PNP transistor, and MPF102 N channel JFET. A small 12.6 VCT power transformer is used in the power supply project and associated exercises along with a three-terminal linear regulator.

Each exercise begins with an Objective and a Theory Overview. The Equipment List follows with space provided for serial numbers and measured values of components. Schematics are presented next along with the step-by-step procedure. Many exercises include sections on troubleshooting and design.

Simulations are often presented as well, and any quality simulation package such as LTspice, TINA-TI, Multisim or PSpice can be used. All data tables are grouped together, typically with columns for the theoretical and experimental results, along with a column for the percent deviations between them.

Finally, a group of appropriate questions are presented.

Other laboratory manuals in this OER series include DC and AC Electrical Circuit Analysis, Computer Programming with Python™ and Multisim™, Operational Amplifiers & Linear Integrated Circuits, Embedded Controllers Using C and Arduino, and Science of Sound. OER texts for DC and AC Electrical Circuit Analysis, Embedded Controllers, and Operational Amplifiers & Linear Integrated Circuits are also available. Finally, this work supersedes the earlier "Laboratory Manual for Linear Electronics".

James M. Fiore

#### A NOTE FROM THE AUTHOR

This manual is used at Mohawk Valley Community College in Utica, NY, for our ETAC of ABET accredited AAS program in Electrical Engineering Technology. I am indebted to my students and colleagues for their support and encouragement of this project. It was created out of a desire to offer a minimal cost lab manual for our students that covered the requisite material and made optimal use of our laboratory facilities. While it would have been possible to seek a traditional publisher for this work, as a long-time supporter and contributor to freeware and shareware computer software, I have decided instead to release this title using a Creative Commons non-commercial, share-alike license. I encourage others to make use of this manual for their own work and to build upon it. If you do add to this effort, I would appreciate a notification. Please note that the latest versions of all texts and manuals in both PDF and easily editable versions (odt) may be found at my MVCC site or on my mirror site, www.dissidents.com

#### INTRODUCTION TO ELECTRONICS LAB

## Learning Objective

The laboratory emphasizes the practical, hands-on component of this course. It complements the theoretical material presented in lecture, and as such, is integral and indispensible to the mastery of the subject. There are several items of importance here including proper safety procedures, required tools, and laboratory reports. This exercise will finish with a section on component identification.

#### LAB SAFETY AND TOOLS

If proper procedures are followed, the electrical lab is a perfectly safe place in which to work. There are some basic rules: No food or drink is allowed in lab at any time. Liquids are of particular danger as they are ordinarily conductive. While the circuitry used in lab normally presents no shock hazard, some of the test equipment may have very high internal voltages that could be lethal (in excess of 10,000 volts) along with the 120 VAC power used to operate the equipment that can also be lethal if good safety practices are not followed. Spilling a bottle of water or soda onto such equipment could leave the experimenter in the receiving end of a severe shock. Similarly, items such as books and jackets should not be left on top of the test equipment as it could cause overheating. Use caution in storing these items during lab periods to avoid trip or fall hazards in the lab.

Each lab bench is self contained. All test equipment is arrayed along the top shelf. Built into the bench is a power strip. All test equipment for this bench should be plugged into this strip. None of this equipment should be plugged into any other strip. This strip is controlled by a circuit breaker. In the event of an emergency, all test equipment may be powered off through this one switch. Further, the benches are controlled by dedicated circuit breakers in the main lab panel. Located at the front of the lab is an A/B/C class fire extinguisher suitable for electrical fires. Also at the front of the lab is a safety kit. This contains bandages, cleaning swaps and the like for small cuts and the like. Familiarize yourself with the location of these items in the lab. For serious injury, the Campus Security Office should be contacted.

A lab bench should always be left in a secure mode. This means that the power to each piece of test equipment should be turned off, the bench itself should be turned off, all AC and DC power and signal sources should be turned down to zero, and all other equipment and components properly stowed with lab stools pushed under the bench. Any cables or cords used in the lab should be stored properly after the exercise is completed.

It is important to come prepared to lab. This includes the class text, the lab exercise for that day, class notebook, calculator, and hand tools. The tools include an electronic breadboard, test leads,

wirestrippers, and needle nose pliers or hemostats. A small pencil soldering iron may also be useful. A basic DMM (digital multimeter) rounds out the list.

A typical breadboard or protoboard is shown below:



This particular unit features two main wiring sections with a common strip section down the center. Boards can be larger or smaller than this and may or may not have the mounting plate as shown. The connections are spaced 0.1 inch apart which is the standard spacing for many semiconductor chips. These are clustered in groups of five common terminals to allow multiple connections. The exception is the common strip which may have dozens of connection points. These are called buses and are designed for power and ground connections. Interconnections are normally made using small diameter solid hookup wire, usually AWG 22 or 24. Larger gauges may damage the board while smaller gauges do not always make good connections and are easy to break.

In the picture below, the color highlighted sections indicate common connection points. Note the long blue section which is a bus. This unit has four discrete buses available. When building circuits on a breadboard, it is important to keep the interconnecting wires short and the layout as neat as possible. This will aid both circuit functioning and ease of troubleshooting.



#### COMPONENT IDENTIFICATION

In this lab, many different electronic components are used including passive devices such as resistors and capacitors as well as semiconductors such as diodes and transistors, and finally, integrated circuits. These devices are available in many different case styles. Two broad classifications are through-hole and surface mount. As circuits will be built on protoboards, through-hole components are of particular interest here.

Surface mount devices are generally smaller and use thin flat tabs or stubs in place of ordinary wire leads. In production they are soldered directly to the surface of the printed circuit board without the use of holes.

#### RESISTORS AND POTENTIOMETERS

Resistors are perhaps the single most common component. They are classified as passive devices (versus active devices AKA semiconductors). Resistors have two leads and are not directional so they cannot be inserted backwards. Leads are usually axial (i.e., emanating from opposite ends). The physical size of a resistor indicates its power handling capacity, not its resistance. The general purpose lab resistor is usually a carbon film type, ¼ watt dissipation. Resistance values are shown via a color coded series of bands for most types, although high precision resistors may have the value printed directly on the body.

Potentiometers may be either rotary or linear travel (slider), with rotary being the most common. Most rotary pots are ¾ turn, although precision trim pots may be 20 turns or more. Typically, the center of the three connections is the wiper arm. Rotary pots may be designed for panel mount (for example, a volume control on a stereo) or board mount (such as a calibration control). The taper of a pot indicates how resistance and position are related. Pots may have a linear taper or a specialized audio taper (log taper). A linear taper means that a specific degree of rotation will produce the same resistance change. Rotating the

shaft half way, for example, results in a 50/50 split of the resistance. In contrast, an audio taper pot would show a 10/90 split. Pots are also available in multi-gang, that is, several pots controlled by one common shaft.



Figure 1, Resistors and Potentiometers

#### **CAPACITORS**

Capacitors are also classified as passives and can be though of as very short term energy storage devices. Capacitors are dual lead but may have either axial or radial (radiating from one end) leads. Unlike resistors, the physical size of a capacitor offers a clue as to its capacitance and voltage rating. All other factors being equal the greater the capacitance or voltage rating, the larger the capacitor. Most smaller capacitors (below 1  $\mu$ F) are not polarized and can be inserted into a circuit either way. The more popular dielectrics for this range include the ceramics (usually disk or coin shaped) and poly film types (polyester, polypropylene, etc.) which are usually block shaped. Teardrop shaped tantalum capacitors are used commonly for power supply bypass. They are polarized and must be inserted in the circuit in the specified direction. Larger capacitance values (over 1  $\mu$ F) are often realized via aluminum electrolytics. These are

also polarized. Failure to insert these in the proper direction may result in unpredictable results, including the capacitor exploding. While they do not perform as well as film types in terms of leakage, accuracy, etc., they are offer high volumetric efficiency (i.e., small physical size given the capacitance). Very large caps may have screw terminals in place of wire leads. In years past, color coding was common but this has generally been replaced with values printed directly on the body of the capacitor.

Sometimes a numeric code is used such as "102". This is read as 10 followed by 2 zeroes, with the result in picofarads, or 1000 pF (1 nF) in this case. Finally, because capacitors are charge storage devices, they may present a shock hazard from stored charge after they are removed from a circuit. This charge may be bled off with a low value resistance placed across the leads.



Figure 2, Capacitors

#### **INDUCTORS**

The third and final passive device is the inductor. Also non-polarized, they normally have axial leads. Smaller values may be completely encapsulated and appear not much different from a carbon composition resistor. Others may use some form of jacket or coating while still others show bare wire (the wire only appears bare, it is in fact covered by a thin clear insulating coating). These vary from the size of small resistors to what appear to be large spools of wire.



Figure 3, Inductors

#### **DIODES**

Diodes are a two lead semiconductor. They are polarized and typically have axial leads. The two leads are referred to as the anode and cathode. Signal diodes are around the size of ¼ watt resistors and sometimes use a glass body. The cathode is marked by a band or stripe on the body of the diode. The cathode of an LED is usually marked by a flat spot on the plastic housing or by the shorter of the two leads. High power diodes are much more robust and might appear at first glance to be a short bolt or stud with leads attached to it. Component numbers are usually stamped on the body of the device.



Figure 4, Diodes

#### **TRANSISTORS**

There are many types of transistors. Generally, they are three lead devices. Component model numbers will be stamped directly onto the case. Small power dissipation (< 500 mW) units will usually be seen in plastic TO-92 cases, round metal TO-5 cans or variations on the theme. Mid power devices typically use TO-220, TO-202 or the like "power tab" cases. For higher powers the oval TO-3 cases are employed. A similarly shaped but slightly smaller variant is the TO-66. Power devices will need to use a heat sink to keep them cool. TO-92 cases use a flattened front face so that the three pins may be distinguished from each other without confusion. The round TO-5 can uses a small tab to indicate pin 1.



Figure 5, Transistors

#### INTEGRATED CIRCUITS

There are a very wide variety of integrated circuits. Multi-lead versions of the TO-5 can are sometimes used but the most common through-hole package is the Dual In-Line Package, denoted as DIP or DIL. A single in-line package is also available for some functions. High power devices often use multi-lead versions of the popular TO-220 and TO-3 case styles. Like other semiconductors, component model numbers are printed directly on the package. A notch or dimple will denote which lead is pin 1 on the DIP/DIL cases.



Figure 6, Integrated Circuits

#### **TRANSFORMERS**

Transformers can vary from tiny audio devices to room size devices used in power generation and distribution. No matter the size, their job is a simple one: to isolate the source and load, to match two different impedance devices or to change the voltage level. A very common application is stepping down a 120 VAC line voltage to a more modest level so that it can be rectified, filtered, and turned into a stable DC source to drive electronic circuits. Besides the voltage turns ratio, the most important characteristic is the VA or volt-amps rating of the device. All other factors being equal, the higher the VA rating, the larger the transformer. Transformers applicable for consumer electronics may be either chassis mount with leads or PCB mount with through-hole pins. Transformers only operate with AC voltages.



Figure 7, Transformers

#### **HEAT SINKS**

Heat sinks are not a device, per se, but they are essential tools of semiconductor heat management. Their job is to effectively move heat from the semiconductor's case to the surrounding air, keeping the semiconductor cool. They range in size from small clip-ons to large extruded aluminum finned plates.

Some cases, such as the body of the TO-3 or the tab of the TO-220 are electrically live. To prevent possible shorts and a live chassis, non-conductive isolating tabs and grommets are used to attach the semiconductors to the heat sink.



Figure 8, Heat Sinks

#### RESISTIVE SENSORS

## Learning Objective

The objective of this exercise is to investigate devices that can be used to sense environmental factors such as light and temperature. These are important if circuitry is to react to surrounding conditions, for example, controlling fan speed that is proportional to temperature or turning lights on or off depending on existing light levels. Two such devices are the light dependent resistor or LDR, and the thermistor or temperature dependent resistor. They can be thought of as resistors whose values depend on either the surrounding light levels or the temperature.

#### THEORY OVERVIEW

One typical LDR is the CdS (Cadmium Sulfide) cell. The resistance of the CdS cell is inversely proportional to light levels. In darkness, it may exhibit a resistance of tens or even hundreds of kilo ohms. Under high brightness, the resistance may be as little as a few hundred ohms. Thermistors come in two types: PTC or Positive Temperature Coefficient whose resistive value increases with temperature, and NTC or Negative Temperature Coefficient whose resistance decreases with increasing temperature. In contrast, ordinary resistors are designed to be immune to temperature change as much as possible.

One way of using these devices is by placing them in a voltage divider. The resulting voltage will reflect the light levels or temperature. Depending on the position of the device, the voltage can be made to either increase or decrease as the environmental factor increases. For example, the voltage could rise as temperature rises but it could also be designed to have the voltage decrease as temperature rises. Both functions have their uses. Finally, it is worth noting that these devices do not necessarily respond immediately to environmental changes. For example, a thermistor might be used to sense air temperature. If the air temperature were to suddenly rise, there would be some time lag in the response of the thermistor. This is due to the fact that the thermistor itself has mass and requires some time to either heat up or cool down.

## **EQUIPMENT**

(1) Adjustable DC power supplymodel:sm:(1) DMMmodel:sm:

- (1) Non-diffuse light source (pen light)
- (1) Heat source (diffused light duty heat gun or blow dryer)
- (1) Nominal 1 k  $\Omega$  10 k  $\Omega$  CdS cell (GL5528)
- (1) 10 k  $\Omega$  @ 25°C NTC thermistor (Vishay NTCLE100E3)
- (1)  $10 \text{ k} \Omega$  resistor 1/4 watt actual:

#### CdS cell datasheet

Thermistor datasheet

#### **SCHEMATICS**



Figure 1



#### **PROCEDURE**

#### **LDR**

1. Use the DMM to measure the resistance of the LDR. Do this away from any windows and do not block ambient room lighting from hitting the device. Record the resistance value in Table 1 under "Normal".

- 2. Place a finger over the LDR to block all light, making sure that the leads are not also touched. Record the resulting resistance value under "Dark".
- 3. Shine the pen light directly onto the LDR at a distance of about 25 centimeters. Record the result under "Bright".
- 4. Construct the circuit of Figure 1 using E=10 volts and R=10 k  $\Omega$ . Using the voltage divider rule, determine the expected value for the voltage across R under normal lighting and then measure the voltage. Record these values in Table 2.
- 5. Repeat step 4 for the Dark and Bright conditions.
- 6. Finally, slowly move the pen light toward and away from the LDR. Note what happens to the voltage, recording the maximum and minimum voltages obtained in Table 3.

#### **Thermistor**

- 7. Use the DMM to measure the resistance of the LDR at room temperature and record the result in Table.
  - a. Do not handle the device excessively as body heat may affect it.
- 8. Build the circuit of Figure 2 using E=10 volts and R=10 k $\Omega$ . Measure the voltage across the thermistor and record it in Table 5 under "Room Temp".
- 9. Monitor the thermistor voltage while applying heat. Caution: If you are using a standard heat gun, place it on a low setting, use a diffuser or keep the gun at least a half meter away to avoid possibly damaging connecting wires or the protoboard. After 30 to 60 seconds, record the thermistor voltage in Table 5. Turn off the heat source and note how long it takes the thermistor circuit to recover back to the original reading.

#### DATA TABLES

Table 1

| Variation | Resistance |
|-----------|------------|
| Normal    |            |
| Dark      |            |
| Bright    |            |

Table 2

| Variation | VR Theory | VR Experiment | % Deviation |
|-----------|-----------|---------------|-------------|
| Normal    |           |               |             |
| Dark      |           |               |             |
| Bright    |           |               |             |

#### Table 3

| Variation | VR |
|-----------|----|
| Maximum   |    |
| Minimum   |    |

#### Table 4

| R at room temperature |  |
|-----------------------|--|
|-----------------------|--|

#### Table 5

| Variation | V <sub>thermistor</sub> |
|-----------|-------------------------|
| Room Temp |                         |
| Hot       |                         |

| $\circ$ |          |
|---------|----------|
|         | uestions |
| $\sim$  | ucsuons  |

| 1. | If the LDR and resistor positions had been swapped, how would the values of Table 2 change                      |
|----|-----------------------------------------------------------------------------------------------------------------|
|    |                                                                                                                 |
|    |                                                                                                                 |
|    |                                                                                                                 |
|    |                                                                                                                 |
| _  | W 11.1 L 1: W11.0.1 :11 :/ D1.11 .110: . 1 / 10                                                                 |
| 2. | Would the voltages measured in Table 2 change appreciably if R had been 1 k $\Omega$ instead of 10 k $\Omega$ ? |
|    |                                                                                                                 |
|    |                                                                                                                 |
|    |                                                                                                                 |
|    |                                                                                                                 |

| 4. | If 20 volt power sources had been used, how would the values of Tables 2 and 5 change, if at l? |
|----|-------------------------------------------------------------------------------------------------|
|    |                                                                                                 |
| _  |                                                                                                 |
|    |                                                                                                 |

#### **DIODE CURVES**

## Learning Objective

The objective of this exercise is to examine the operation of the basic switching diode and to plot its characteristic curve. Basic DC circuit operation will also be examined.

#### THEORY OVERVIEW

The basic diode is an asymmetric non-linear device. That is, its current-voltage characteristic is not a straight line and it is sensitive to the polarity of an applied voltage or current. When placed in forward bias (i.e. positive polarity from anode to cathode), the diode will behave much like a shorted switch and allow current flow. When reversed biased the diode will behave much like an open switch, allowing little current flow. Unlike a switch, a silicon diode will exhibit an approximate 0.7 volt drop when forward biased. The precise voltage value will depend on the semiconductor material used. This volt drop is sometimes referred to as the knee voltage as the resulting I-V curve looks something like a bent knee.

The effective instantaneous resistance of the diode above the turn-on threshold is very small, perhaps a few ohms or less, and is often ignored. Analysis of diode circuits typically proceeds by determining if the diode is forward or reversed biased, substituting the appropriate approximation for the device, and then solving for desired circuit parameters using typical analysis techniques. For example, when forward biased, a silicon diode can be thought of as a fixed 0.7 volt drop, and then KVL and KCL can be applied as needed. The polarity of the device is typically denoted by a band placed closest to the cathode.

#### **EQUIPMENT**

| (1) Adjustable DC power supply                        | model:  | srn: |
|-------------------------------------------------------|---------|------|
| (1) DMM                                               | model:  | srn: |
| (2) Signal diodes (1N4148, 1N914)                     |         |      |
| (1) 1 k $\Omega$ resistor $\frac{1}{4}$ watt          | actual: |      |
| (1) $10 \text{ k} \Omega$ resistor $\frac{1}{4}$ watt | actual: |      |
| (1) 4.7 k $\Omega$ resistor $\frac{1}{4}$ watt        | actual: |      |

#### Link

#### **SCHEMATICS**





#### **PROCEDURE**

#### **Forward Curve**

1. Consider the circuit of Figure 1 using  $R = 1 \ k\Omega$ . For any positive value of E, the diode should be forward biased. Once E exceeds the knee voltage, all of E (minus approximately 0.7 volts) drops across R. Thus, as E increases, so does the diode current.

- 2. Build the circuit of Figure 1 using  $R = 1 \text{ k}\Omega$ . Set E to 0 volts and measure both the diode's voltage and current and record the results in Table 1. Remember, voltage is measured across a device (parallel) while current is measured through it (series). Repeat this process for the remaining source voltages listed.
- 3. From the data collected in Table 1, plot the current versus voltage characteristic of the forward biased diode. Make sure VD is the horizontal axis with ID on the vertical.

#### **Reverse Curve**

- 4. Consider the circuit of Figure 2 using  $R = 1 \text{ k}\Omega$ . For any positive value of E, the diode should be reversed biased. In this case, the diode should always behave like an open switch and thus no current should flow. If no current flows, the voltage across R should be zero, and thus the diode voltage should be equal to the applied source voltage. Note that the diode's voltage polarity is negative with respect to that of Figure 1.
- 5. Build the circuit of Figure 2 using  $R = 1 \text{ k}\Omega$ . Set E to 0 volts and measure both the diode's voltage and current and record the results in Table 2. Repeat this process for the remaining source voltages listed.
- 6. From the data collected in Table 2, plot the current versus voltage characteristic of the reverse biased diode. Make sure VD is the horizontal axis with ID on the vertical.

#### **Practical Analysis**

- 7. Consider the circuit of Figure 3 using E = 12 volts,  $R1 = 10 \text{ k}\Omega$  and  $R2 = 4.7 \text{ k}\Omega$ . Analyze the circuit using the ideal 0.7 volt forward drop approximation and determine the voltages across the two resistors. Record the results in the first two columns of the first row (Variation 1) of Table 3.
- 8. Build the circuit of Figure 3 using E = 12 volts,  $R1 = 10 \text{ k}\Omega$  and  $R2 = 4.7 \text{ k}\Omega$ . Measure the voltages across the two resistors. Record the results in columns three and four of the first row (Variation 1) of Table 3. Also compute and record the percent deviations in columns four and five.
- 9. Reverse the direction of D1 and repeat steps 7 and 8 as Variation 2 in Table 3.
- 10. Return D1 to the original orientation and reverse the direction of D2. Repeat steps 7 and 8 as Variation 3 in Table 3.
- 11. Reverse the direction of both D1 and D2, and repeat steps 7 and 8 as Variation 4 in Table 3.

#### **Computer Simulation**

12. Repeat steps 7 through 11 using a simulator, recording the results in Table 4.

## DATA TABLES

Table 1

| E (volts) | VD | $I_{\mathbf{D}}$ |
|-----------|----|------------------|
| 0         |    | 0                |
| 0.5       |    |                  |
| 1         |    |                  |
| 2         |    |                  |
| 4         |    |                  |
| 6         |    |                  |
| 8         |    |                  |
| 10        |    |                  |

#### Table 2

| E (volts) | VD | ID |
|-----------|----|----|
| 0         |    |    |
| 1         |    |    |
| 2         |    |    |
| 5         |    |    |
| 10        |    |    |
| 15        |    |    |

#### Table 3

| Variation | V <sub>R1</sub><br>Theory | V <sub>R2</sub><br>Theory | V <sub>R1</sub><br>Exp | V <sub>R2</sub><br>Exp | % Dev V <sub>R1</sub> | % Dev V <sub>R2</sub> |
|-----------|---------------------------|---------------------------|------------------------|------------------------|-----------------------|-----------------------|
| 1         |                           |                           |                        |                        |                       |                       |
| 2         |                           |                           |                        |                        |                       |                       |
| 3         |                           |                           |                        |                        |                       |                       |
| 4         |                           |                           |                        |                        |                       |                       |

#### Table 4

| Variation | VR1 Sim | VR2 Sim |
|-----------|---------|---------|
| 1         |         |         |
| 2         |         |         |
| 3         |         |         |
| 4         |         |         |

## Questions

| 2. | The "average" resistance of a forward biased diode can be computed by simply dividing the diode's voltage by its current. Using Table 1, determine the smallest average diode resistance (show work).                                                                                                                                                                                                |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3. | The instantaneous resistance (also known as AC resistance) of a diode may be approximated by taking the differences between adjacent current-voltage readings. That is, $r_{diode} = \Delta V_{diode}/\Delta I_{diode}$ . What are the smallest and largest resistances using Table 1 (show work)? Base on this, what would a plot of instantaneous diode resistance versus diode current look like? |
| 4. | If the circuit of Figure 3 had been constructed with LEDs in place of switching diodes, would there be any changes to the values measured in Table 3? Why/why not?                                                                                                                                                                                                                                   |
|    |                                                                                                                                                                                                                                                                                                                                                                                                      |

#### LIGHT EMITTING DIODES

## Learning Objective

This exercise examines the general performance and use of light emitting diodes. This includes forward bias and reverse bias characterization along with brightness variation.

#### THEORY OVERVIEW

The LED is similar to the ordinary signal or rectifying diode in that it is polarity sensitive. In reverse bias the device behaves as an open and prevents current flow. In forward bias, the device allows current flow once its forward barrier potential is reached. This potential is significantly higher than that of ordinary diodes and depends on the material used, and hence, the color that is displayed. Generally, luminous intensity is a function of the forward current. That is, the greater the current, the brighter the output. In operation, a series limiting resistor or other control device must be used to limit the forward current and prevent damage that could occur to the LED from excessive current. Different technologies are used in the design and production of LEDs and there are many variations including full spectrum (white) and high brightness versions. The cathode of an LED is typically denoted by a flat spot on the plastic casing and/or by the shorter of the two leads.

#### **EQUIPMENT**

(1) Adjustable DC power supply model: srn: (1) DMM model: srn: (1) Each of standard LEDs of various colors (red, blue, green, yellow) (1) High brightness white LED (1) 1 k  $\Omega$  resistor  $\frac{1}{4}$  watt actual:

#### Links

Download the datasheets listed below:

- Standard red LED Datasheet
- High brightness white LED Datasheet



Figure 1



#### **PROCEDURE**

#### **Forward Curve**

- 1. Consider the circuit of Figure 1 using  $R = 1 \ k\Omega$ . For any positive value of E, the diode should be forward biased. Once E exceeds the knee voltage, the difference between the source and the knee drops across R. Thus, as E increases, so does the LED current and hence its brightness.
- 2. Build the circuit of Figure 1 using  $R = 1 \text{ k}\Omega$  and the red LED. Set E to 0 volts and measure both the LED voltage and current and record the results in Table 1. Note the relative brightness level. Repeat this process for the remaining source voltages listed.
- 3. From the data collected in Table 1, plot the current versus voltage characteristic of the forward biased LED. Make sure VD is the horizontal axis with ID on the vertical.
- 4. Repeat steps 2 and 3 for the blue LED using Table 2.
- 5. If other colors are available repeat steps 2 and 3 for them using Table 3 (create other tables as needed).

#### **High Brightness**

6. Replace the LED of Figure 1 with the high brightness white LED. Set the supply to 12 volts. Record the LED voltage, current and brightness in Table 4.

#### **Reverse Curve**

- 7. Consider the circuit of Figure 2 using  $R = 1 \text{ k}\Omega$ . For any positive value of E, the LED should be reversed biased. In this case, the LED should always be open causing no current to flow. If no current flows, the LED produces no light. Also, the voltage across R should be zero, and thus the LED voltage should be equal to the applied source voltage. Note that the LED voltage polarity is negative with respect to that of Figure 1.
- 8. Build the circuit of Figure 2 using  $R = 1 \text{ k}\Omega$  using the red LED. Set E to 0 volts and measure both the LED voltage and current and record the results in Table 5. Repeat this process for the remaining source voltages listed.
- 9. From the data collected in Table 5, plot the current versus voltage characteristic of the reverse biased diode. Make sure VD is the horizontal axis with ID on the vertical.

#### DATA TABLES

Table 1, Color: Red

| E (volts) | $V_{\mathrm{D}}$ | I <sub>D</sub> | Brightness |
|-----------|------------------|----------------|------------|
| 0         |                  |                |            |
| 1         |                  |                |            |
| 2         |                  |                |            |
| 3         |                  |                |            |
| 4         |                  |                |            |
| 6         |                  |                |            |
| 12        |                  |                |            |

Table 2, Color: Blue

| E (volts) | $V_{D}$ | I <sub>D</sub> | Brightness |
|-----------|---------|----------------|------------|
| 0         |         |                |            |
| 1         |         |                |            |
| 2         |         |                |            |
| 3         |         |                |            |
| 4         |         |                |            |
| 6         |         |                |            |
| 12        |         |                |            |

#### Table 3, Color:

| E (volts) | $V_{D}$ | $I_{\mathbf{D}}$ | Brightness |
|-----------|---------|------------------|------------|
| 0         |         |                  |            |
| 1         |         |                  |            |
| 2         |         |                  |            |
| 3         |         |                  |            |
| 4         |         |                  |            |
| 6         |         |                  |            |
| 12        |         |                  |            |

#### **Table 4, High Brightness**

| E (volts) | $V_{\rm D}$ | $I_D$ | Brightness |
|-----------|-------------|-------|------------|
| 12        |             |       |            |

#### Table 5

| E (volts) | $V_{\rm D}$ | $I_{\mathbf{D}}$ |
|-----------|-------------|------------------|
| 0         |             |                  |
| 1         |             |                  |
| 3         |             |                  |
| 8         |             |                  |

## Questions

1. Is the forward knee voltage of an LED comparable to that of ordinary switching and rectifying diodes?

| •  |                                                                   |
|----|-------------------------------------------------------------------|
|    |                                                                   |
| _  |                                                                   |
| 2. | Are the knee voltages of LEDs consistent across colors?           |
| •  |                                                                   |
|    |                                                                   |
| •  |                                                                   |
|    |                                                                   |
| •  |                                                                   |
|    |                                                                   |
| •  |                                                                   |
| 3. | Compare the reverse characteristics of LEDs and switching diodes. |
| •  |                                                                   |
|    |                                                                   |
| •  |                                                                   |
|    |                                                                   |
| '- |                                                                   |
|    |                                                                   |
| 4. | What can be said regarding LED brightness and current?            |
|    | What can be said regarding LLD originaless and earrent.           |
|    |                                                                   |
|    |                                                                   |
|    |                                                                   |
|    |                                                                   |
|    |                                                                   |
|    |                                                                   |
|    |                                                                   |

#### **PHOTODIODES**

# Learning Objective

The objective of this exercise is to examine the operation of the photodiode in both the photovoltaic and photoconductive modes.

#### THEORY OVERVIEW

The photodiode is, in essence, the reverse of the LED. In fact, depending on their design, LEDs can be used as a type of photodiode. Photodiodes are responsive to light in one of two ways. The first method is the photovoltaic mode. In this mode, a voltage appears across the PN junction that is proportional to the amount of light striking it. It can be thought of as a small voltage source or battery. The second mode is photoconductive. In this mode, the photodiode is reverse biased by an external DC supply. The amount of current flowing through the diode will be proportional to the amount of light striking the junction.

Typically, this current will pass through a series resistor to create a voltage or it can be sent into a current amplifier circuit.

A photo emitter/detector pair is a pairing of an LED and a photodiode that are designed to produce and detect the same wavelength of light. The wavelength of light may be outside the range of the human visible spectrum. Infrared (IR) is often used for consumer remote control devices. Emitter/detector pairs might use a phototransistor in place of a photodiode. The performance is similar except that photodiodes tend to have a quicker response while phototransistors tend to produce higher currents.

#### **EQUIPMENT**

| (1) Adjustable DC power supply                | model:                           | srn: |
|-----------------------------------------------|----------------------------------|------|
| (1) DMM                                       | model:                           | srn: |
| (1) Non-diffuse light source (pen light)      |                                  |      |
| (1) Yellow LED                                |                                  |      |
| (1) Blue LED                                  |                                  |      |
| (1) IR emitter/detector pair (Lite-On LTI     | E-302 emitter, LTR-301 detector) |      |
| (1) 470 $\Omega$ resistor $\frac{1}{4}$ watt  | actual:                          |      |
| (1) 33 k $\Omega$ resistor $\frac{1}{4}$ watt | actual:                          |      |

#### Links

Download the datasheets listed below:

- IR Emitter Datasheet
- IR Detector Datasheet

#### **SCHEMATIC**



Figure 1

#### **PROCEDURE**

#### **LED** as Detector

- 1. Most LEDs can be used as light detectors. In photovoltaic mode, the output potential is a function of the light level and the make-up of the device (i.e., typically its color). Insert a yellow LED into a protoboard with nothing obstructing it. Place a DMM across it and measure the resulting DC voltage, recording it in Table 1 under "Normal".
- 2. Shade the LED so that minimal light strikes it and measure the resulting voltage. Record the value in Table 1 under "Dark".
- 3. Using the pen light, illuminate the LED from a distance of approximately 10 centimeters, measure and record the voltage in Table 1 under "Bright". Also, slowly vary the distance of the pen light from a few centimeters to 20 or so and note what happens to the voltage.
- 4. Replace the yellow LED with the blue LED and repeat steps 1 through 3.

#### IR Emitter/Detector Pair

5. Figure 1 shows an emitter/detector pair. These devices will emit and detect light at the same wavelength and tend to not produce or detect light at other wavelengths. This aids in avoiding interference. The detector is configured in photoconductive mode. Its current will increase with increasing light level. This current also flows through Rload meaning that Vload will be

proportional to light level.

- 6. Build the circuit of Figure 1 using E = 7 volts,  $Rs = 470 \Omega$  and  $Rload = 33 k\Omega$ . The emitter diode is denoted with a yellow dot on its case while the detector diode shows a red dot. It is very important that the pair properly be aligned. The bubbles should face each other and cases should be at same height, effectively aiming one bubble at the other. Further, they should only be a few millimeters apart. Finally, the short leads indicate the cathodes.
- 7. Energize the circuit. Because this pair operates in the infrared, nothing will be apparent to the human eye. Verify that the emitter is operating by measuring the voltage across it. It should be in the vicinity of 1.1 volts.
- 8. Measure Vload and record the value in Table 2.
- 9. Slip an opaque card such as a thin piece of black plastic or cardboard between the emitter/detector pair. Measure and record Vload in Table 2.

#### DATA TABLES

Table 1

| Variation | VLED-YELLOW | VLED-BLUE |
|-----------|-------------|-----------|
| Normal    |             |           |
| Dark      |             |           |
| Bright    |             |           |

Table 2

| Variation | $ m V_{LOAD}$ |
|-----------|---------------|
| Open      |               |
| Blocked   |               |

| $\sim$ |                  |   |
|--------|------------------|---|
|        | 122 0 0 to 0 10. | _ |
|        | прести           |   |
|        | )uestion:        | ĺ |

| 1. | What is the effect of light intensity on the LED when used in photovoltaic mode? |
|----|----------------------------------------------------------------------------------|
|    |                                                                                  |
|    |                                                                                  |
|    |                                                                                  |

2. What influence does the color of the LED have on the voltage produced when used in photovoltaic mode?

| 3. | What is the correlation between Vload and light level in Figure 1? Give at least two examples of where this effect might be put to good use. |
|----|----------------------------------------------------------------------------------------------------------------------------------------------|
|    |                                                                                                                                              |
|    |                                                                                                                                              |
|    |                                                                                                                                              |
| 4. | Why might an infrared emitter/detector system be used in consumer electronics in place of ordinary visible light emitter/detectors?          |
|    |                                                                                                                                              |
|    |                                                                                                                                              |
|    |                                                                                                                                              |

#### THE ZENER DIODE

# Learning Objective

The objective of this exercise is to examine the operation of the Zener diode and to plot its characteristic curve.

#### THEORY OVERVIEW

When forward biased, the Zener diode behaves similarly to an ordinary switching diode, that is, it incurs a

0.7 volt drop for silicon devices. Unlike a switching diode, the Zener is normally placed in reverse bias. If the circuit potential is high enough, the Zener will exhibit a fixed voltage drop. This is called the Zener potential or VZ. Manufacturer's specify this voltage with respect to the Zener test current, or IZT; a point past the knee of the voltage-current curve. That is, if the Zener's current is at least equal to IZT, then its voltage is approximately equal to the rated VZ. Above this current, even very large increases in current will produce only very modest changes in voltage. Therefore, for basic circuit analysis, the Zener can be replaced mathematically by a fixed voltage source equal to VZ. In practice, some series resistance is usually required to limit the current to a value below the Zener's maximum in order to prevent damage.

#### **EQUIPMENT**

| (1) Adjustable DC power supply                 | model:              | srn: |
|------------------------------------------------|---------------------|------|
| (1) DMM                                        | model:              | srn: |
| (1) Zener diode around 5.1 vol                 | ts (NZX5V1B, 1N751) |      |
| (1) 2.2 k $\Omega$ resistor $\frac{1}{4}$ watt | actual:             |      |
| (1) 4.7 k $\Omega$ resistor $\frac{1}{4}$ watt | actual:             |      |

#### Links

Download the datasheets listed below:

NZX5V1B Datasheet

#### • 1N751 Datasheet

#### **SCHEMATICS**



Figure 1



Figure 2

#### **PROCEDURE**

#### **Reverse Curve**

- 1. Consider the circuit of Figure 1 using  $R = 2.2 \ k\Omega$ . For any positive value of E the Zener is reverse biased. Until the Zener potential is reached, the diode resistance is effectively infinite and thus no current flows. In this case the voltage across R is zero due to Ohm's law. Consequently, all of E should appear across the Zener. Once the source exceeds the Zener voltage, the remainder of E (i.e. E minus the Zener potential) drops across R. Thus, as E increases, the circulating current increases but the voltage across the zener remains steady.
- 2. Build the circuit of Figure 1 using  $R = 2.2 \text{ k}\Omega$ . Set E to 0 volts and measure both the diode's voltage and current and record the results in Table 1. Repeat this process for the remaining source voltages listed.
- 3. From the data collected in Table 1, plot the current versus voltage characteristic of the reverse biased diode. Make sure VD is the horizontal axis with ID on the vertical.

#### **Practical Analysis**

- 4. Consider the circuit of Figure 2 using R1 =  $2.2 \, \mathrm{k}\Omega$  and R2 =  $4.7 \, \mathrm{k}\Omega$ . In general, to analyze circuits like this, first assume that the Zener is out of the circuit and then compute the voltage across R2 using the voltage divider rule. If the resulting voltage is less than the Zener potential then the Zener is inactive (high resistance) and does not affect the circuit. If, on the other hand, the resulting voltage is greater than the Zener potential then the Zener is active and will limit the voltage across R2 to VZ. Via KVL, the remainder of the voltage drops across R1 and from this the supply current may be determined. This current will then split between R2 and the Zener. The R2 current is found using Ohm's law. The Zener current is then found via KCL. Note that for higher and higher values of E, the voltage across (and therefore the current through) R2 does not change. Instead, all of the "excess" current from the source passes through the Zener.
- 5. Build the circuit of Figure 2 using R1 =  $2.2 \text{ k}\Omega$  and R2 =  $4.7 \text{ k}\Omega$ . Set E to 2 volts. Compute the theoretical diode voltage and current, and record them in the first row of Table 2. Then measure the diode current and voltage and record in Table 2. Finally, compute and record the deviations.
- 6. Repeat step 5 for the remaining source voltages in Table 2.

#### **Computer Simulation**

7. Repeat steps 5 and 6 using a simulator, recording the results in Table 3.

#### DATA TABLES

Table 1

| E (volts) | $V_{\mathrm{D}}$ | $I_D$ |
|-----------|------------------|-------|
| 0         |                  |       |
| 1         |                  |       |
| 2         |                  |       |
| 5         |                  |       |
| 10        |                  |       |
| 15        |                  |       |
| 20        |                  |       |

#### Table 2

| E<br>(volts) | V <sub>D Theory</sub> | I <sub>D Theory</sub> | V <sub>D Exp</sub> | I <sub>D</sub><br>Exp | % Dev V <sub>D</sub> | % Dev<br>I <sub>D</sub> |
|--------------|-----------------------|-----------------------|--------------------|-----------------------|----------------------|-------------------------|
| 2            |                       |                       |                    |                       |                      |                         |
| 5            |                       |                       |                    |                       |                      |                         |
| 10           |                       |                       |                    |                       |                      |                         |
| 15           |                       |                       |                    |                       |                      |                         |
| 20           |                       |                       |                    |                       |                      |                         |

#### Table 3

| E (volts) | V <sub>D Sim</sub> | I <sub>D Sim</sub> |
|-----------|--------------------|--------------------|
| 2         |                    |                    |
| 5         |                    |                    |
| 10        |                    |                    |
| 15        |                    |                    |
| 20        |                    |                    |

# Questions

| The instantaneous resistance (also known as AC resistance) of a diode may be approximated by taking the differences between adjacent current-voltage readings. That is, rdiode = $\Delta$ Vdiode. $\Delta$ Idiode. What is the smallest effective resistance of the Zener using Table 1 (show work)? |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <br>by taking the differences between adjacent current-voltage readings. That is, rdiode = $\Delta V$ diode,                                                                                                                                                                                         |
| by taking the differences between adjacent current-voltage readings. That is, rdiode = $\Delta V$ diode,                                                                                                                                                                                             |

| 4. | Assume that a diode with a much higher IZT rating (say, 100 mA) was used in this exercise. In general, what would the likely outcome be for the circuit of Figure 2? |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |                                                                                                                                                                      |
|    |                                                                                                                                                                      |
|    |                                                                                                                                                                      |

#### THE OSCILLOSCOPE

#### THE OSCILLOSCOPE - TEKTRONIX MDO3000

# Learning Objective

This exercise is of a particularly practical nature, namely, introducing the use of the oscilloscope. The various input scaling, coupling, and triggering settings are examined along with a few specialty features.

#### THEORY OVERVIEW

The oscilloscope (or simply scope, for short) is arguably the single most useful piece of test equipment in an electronics laboratory. The primary purpose of the oscilloscope is to plot a voltage versus time although it can also be used to plot one voltage versus another voltage, and in some cases, to plot voltage versus frequency. Oscilloscopes are capable of measuring both AC and DC waveforms, and unlike typical DMMs, can measure AC waveforms of very high frequency (typically 100 MHz or more versus an upper limit of around 1 kHz for a general purpose DMM). It is also worth noting that a DMM will measure the RMS value of an AC sinusoidal voltage, not its peak value.

While the modern digital oscilloscope on the surface appears much like its analog ancestors, the internal circuitry is far more complicated and the instrument affords much greater flexibility in measurement.

Modern digital oscilloscopes typically include measurement aides such as horizontal and vertical cursors or bars, as well as direct readouts of characteristics such as waveform amplitude and frequency. At a minimum, modern oscilloscopes offer two input measurement channels although four and eight channel instruments are increasing in popularity.

Unlike handheld DMMs, most oscilloscopes measure voltages with respect to ground, that is, the inputs are not floating and thus the black, or ground, lead is always connected to the circuit ground or common node. This is an extremely important point as failure to remember this may lead to the inadvertent short circuiting of components during measurement. The standard accepted method of measuring a non-ground referenced potential is to use two probes, one tied to each node of interest, and then setting the oscilloscope to subtract the two channels rather than display each separately. Note that this technique is not required if the oscilloscope has floating inputs (for example, in a handheld oscilloscope). Further, while it is possible to measure non-ground referenced signals by floating the oscilloscope itself through defeating the ground pin on the power cord, this is a safety violation and should not be done.

# **EQUIPMENT**

| (1) DC power supply                         | model: | srn: |
|---------------------------------------------|--------|------|
| (1) Function generator                      | model: | srn: |
| (1) DMM                                     | model: | srn: |
| (1) Oscilloscope, Tektronix MDO 3000 series | model: | srn: |

## **COMPONENTS**

| $(1) 10 k\Omega$ | actual: |
|------------------|---------|
| $(1) 33 k\Omega$ | actual: |

#### SCHEMATICS AND DIAGRAMS



Figure 1



Figure 2

#### **PROCEDURE**

- 1. Figure 1 is a photo of the face of a Tektronix MDO 3000 series oscilloscope. Compare this to the bench oscilloscope and identify the following elements:
  - a. Channel one through four BNC input connectors.
  - b. RF input connector and settings section.
  - c. Channel one through four select buttons.
  - d. Horizontal Scale (i.e., Sensitivity) and Position knobs.
  - e. Four Vertical Scale (i.e., Sensitivity) and Position knobs.
  - f. Trigger Level knob.
  - g. Math and Measure (in Wave Inspector) buttons.
  - h. Save button (below display).
  - i. Autoset button.
  - j. Menu Off button.
- 2. Note the numerous buttons along the bottom and side of the display screen. These menu buttons are context-sensitive and their function will depend on the most recently selected button or knob. Menus may be removed from the display by pressing the Menu Off button (multiple times for nested menus). Power up the oscilloscope. Note that the main display is similar to a sheet of graph paper. Each square will have an appropriate scaling factor or weighting, for example, 1 volt per division vertically or 2 milliseconds per division horizontally. Waveform voltages and timings may be determined directly from the display by using these scales.
- 3. Select the channel one and two buttons (yellow and blue) and also press the Autoset button. (Autoset tries to create reasonable settings based on the input signal and is useful as a sort of "panic button"). There should now be two horizontal lines on the display, one yellow and one blue. These traces may be moved vertically on the display via the associated Position knobs. Also, a trace can be removed by deselecting the corresponding channel button. The Vertical and Horizontal Scale knobs behave in a similar fashion and do not include calibration markings. That is because the settings for these knobs show up on the main display. Adjust the Scale knobs and note how the corresponding values at the bottom of the display change. Voltages are in a 1/2/5 scale sequence while Time is in a 1/2/4 scale sequence.
- 4. When an input is selected, a menu will pop up allowing control over that input's basic settings. One of the more important fundamental settings on an oscilloscope channel is the Input Coupling. This is controlled via one of the bottom row buttons. There are two choices: AC allows only AC signals through thus blocking DC, and DC allows all signals through (it does not prevent AC).
- 5. Set the channel one Vertical Scale to 5 volts per division. Set the channel two Scale to 2 volts per division. Set the Time (Horizontal) Scale to 1 millisecond per division. Finally, set the input Coupling to DC for both input channels and align the blue and yellow display lines to the center line of the display via the Vertical Position knob (note that pushing the vertical

- Position knobs will automatically center the trace).
- 6. Build the circuit of figure 2 using E=10 V,  $R1=10 \text{ k}\Omega$  and  $R2=33\text{k}\Omega$ . Connect a probe from the channel one input to the power supply (red or tip to the positive terminal, black clip to ground). Connect a second probe from channel two to R2 (again, red or tip to the high side of the resistor and the black clip to ground).
- 7. The yellow and blue lines should have deflected upward. Channel one should be raised two divisions (2 divisions at 5 volts per division yields the 10 volt source). Using this method, determine the voltage across R2 (remember, input two should have been set for 2 volts per division). Calculate the expected voltage across R2 using measured resistor values and compare the two in Table 1. Note that it is not possible to achieve extremely high precision using this method (e.g., four or more digits). Indeed, a DMM is often more useful for direct measurement of DC potentials. Double check the results using a DMM and the final column of Table 1.
- 8. Select AC Coupling for the two inputs. The flat DC lines should drop back to zero. This is because AC Coupling blocks DC. This will be useful for measuring the AC component of a combined AC/DC signal, such as might be seen in an audio amplifier. Set the input coupling for both channels back to DC.
- 9. Replace the DC power supply with the function generator. Set the function generator for a one volt peak sine wave at 1 kHz and apply it to the resistor network. The display should now show two small sine waves. Adjust the Vertical Scale settings for the two inputs so that the waves take up the majority of the display. If the display is very blurry with the sine waves appearing to jump about side to side, the Trigger Level may need to be adjusted. Also, adjust the Time Scale so that only one or two cycles of the wave may be seen. Using the Scale settings, determine the two voltages (following the method of step 7) as well as the waveform's period and compare them to the values expected via theory, recording the results in Tables 2 and 3. Also crosscheck the results using a DMM to measure the RMS voltages.
- 10. To find the voltage across R1, the channel two voltage (voltage across R2) may be subtracted from channel one (E source) via the Math function. Use the red button to select the Math function and create the appropriate expression from the menu (ch1 ch2). This display shows up in red. To remove a waveform, press its button again. Remove the math waveform before proceeding to the next step.
- 11. One of the more useful aspects of the oscilloscope is the ability to show the actual waveshape. This may be used, for example, as a means of determining distortion in an amplifier. Change the waveshape on the function generator to a square wave, triangle, or other shape and note how the oscilloscope responds. Note that the oscilloscope will also show a DC component, if any, as the AC signal being offset or "riding on the DC". Adjust the function generator to add a DC offset to the signal and note how the oscilloscope display shifts. Return the function generator back to a sine wave and remove any DC offset.
- 12. It is often useful to take precise differential measurement on a waveform. For this, the bars or cursors are useful. Select the Cursors button toward the top of the oscilloscope. From the menu on the display, select Vertical Bars. Two vertical bars will appear on the display (it is possible that one or both could be positioned off the main display). They may be moved left

and right via the Multipurpose knobs (next to the Cursors button). The Select button toggles between independent and tandem cursor movement. A read out of the bar values will appear in the upper portion of the display. They indicate the positions of the cursors, i.e., the location where they cross the waveform. Vertical Bars are very useful for obtaining time information as well as amplitudes at specific points along the wave. A similar function is the Horizontal Bars which are particularly useful for determining amplitudes. Try the Horizontal Bars by selecting them via the Cursors menu again (holding the Cursors button will bring up the menu).

- 13. For some waveform parameters, automatic readings are available. These are accessed via the Measure button. Press Measure, select Add Measurement, and page through the various options using the Multipurpose b knob. Select Frequency. Note that a small readout of the frequency will now appear on the display. Multiple measurements are possible simultaneously. Important: There are specific limits on the proper usage of these measurements. If the guidelines are not followed, erroneous values may result. Always perform an approximation via the Scale factor and divisions method even when using an automatic measurement!
- 14. Finally, a snap-shot of the screen may be saved for future work using the USB port and a USB memory stick via the Save Menu button. The pop up menu has options for saving the image as well as the trace data or setup info. Select Save Screen Image to save a bit mapped graphics file that can be used as is or processed further in a graphics program (for example, inverting the colors for printing). The .PNG format is recommended.

#### **DATA TABLES**

Table 1

| $V_{ m R2}$  | Scale (V/Div) | Number of Divisions | Voltage Scope | Voltage DMM |
|--------------|---------------|---------------------|---------------|-------------|
| Oscilloscope |               |                     |               |             |
| Theory       | X             | X                   |               |             |

Table 2

|                                 | Scale (V/Div) | Number of<br>Divisions | Voltage Peak | Voltage RMS |
|---------------------------------|---------------|------------------------|--------------|-------------|
| E Oscilloscope                  |               |                        |              |             |
| E Theory                        | X             | X                      |              |             |
| V <sub>R2</sub><br>Oscilloscope |               |                        |              |             |
| V <sub>R2</sub> Theory          | X             | X                      |              |             |

Table 3

|                | Scale (S/Div) | Number of<br>Divisions | Period | Frequency |
|----------------|---------------|------------------------|--------|-----------|
| E Oscilloscope |               |                        |        |           |
| E Theory       | X             | X                      | X      |           |

#### THE OSCILLOSCOPE - TEKTRONIX TDS 3000

# Learning Objective

This exercise is of a particularly practical nature, namely, introducing the use of the oscilloscope. The various input scaling, coupling, and triggering settings are examined along with a few specialty features.

#### THEORY OVERVIEW

The oscilloscope (or simply scope, for short) is arguably the single most useful piece of test equipment in an electronics laboratory. The primary purpose of the oscilloscope is to plot a voltage versus time although it can also be used to plot one voltage versus another voltage, and in some cases, to plot voltage versus frequency. Oscilloscopes are capable of measuring both AC and DC waveforms, and unlike typical DMMs, can measure AC waveforms of very high frequency (typically 100 MHz or more versus an upper limit of around 1 kHz for a general purpose DMM). It is also worth noting that a DMM will measure the RMS value of an AC sinusoidal voltage, not its peak value.

While the modern digital oscilloscope on the surface appears much like its analog ancestors, the internal circuitry is far more complicated and the instrument affords much greater flexibility in measurement.

Modern digital oscilloscopes typically include measurement aides such as horizontal and vertical cursors or bars, as well as direct readouts of characteristics such as waveform amplitude and frequency. At a minimum, modern oscilloscopes offer two input measurement channels although four and eight channel instruments are increasing in popularity.

Unlike handheld DMMs, most oscilloscopes measure voltages with respect to ground, that is, the inputs are not floating and thus the black, or ground, lead is always connected to the circuit ground or common node. This is an extremely important point as failure to remember this may lead to the inadvertent short circuiting of components during measurement. The standard accepted method of measuring a non-ground referenced potential is to use two probes, one tied to each node of interest, and then setting the oscilloscope to subtract the two channels rather than display each separately. Note that this technique is not required if the oscilloscope has floating inputs (for example, in a handheld oscilloscope). Further, while it is possible to measure non-ground referenced signals by floating the oscilloscope itself through defeating the ground pin on the power cord, this is a safety violation and should not be done.

#### **EQUIPMENT**

| (1) DC power supply                         | model: | srn: |
|---------------------------------------------|--------|------|
| (1) Function generator                      | model: | srn: |
| (1) DMM                                     | model: | srn: |
| (1) Oscilloscope, Tektronix MDO 3000 series | model: | srn: |

#### COMPONENTS

(1)  $10 \text{ k}\Omega$  actual:

(1) 33 k $\Omega$  actual:

#### SCHEMATICS AND DIAGRAMS



Figure 1A (Four channel version shown)



Figure 1B



Figure 2

#### **PROCEDURE**

- 1. Figure 1 is an outline of the main face of a Tektronix TDS 3000 series oscilloscope. Compare this to the bench oscilloscope and identify the following elements:
  - a. Channel one and two BNC input connectors.
  - b. Trigger BNC input connector.
  - c. Channel one and two select buttons.
  - d. Horizontal sensitivity (or Scale) and Position knobs.
  - e. Vertical sensitivity (or Scale) and Position knobs.
  - f. Trigger Level knob.

- g. Quick Menu button.
- h. Print/Save button.
- i. Autoset button.
- 2. Note the numerous buttons along the bottom and side of the display screen. These buttons are context-sensitive and their function will depend on the mode of operation of the oscilloscope. Power up the oscilloscope and select the Quick Menu button. Notice that the functions are listed next to the buttons. This is a very useful menu and serves as a good starting point for most experiment setups. Note that the main display is similar to a sheet of graph paper. Each square will have an appropriate scaling factor or weighting, for example, 1 volt per division vertically or 2 milliseconds per division horizontally. Waveform voltages and timings may be determined directly from the display by using these scales.
- 3. Select the channel one and two buttons (yellow and blue) and also select the Autoset button. (Autoset tries to create reasonable settings based on the input signal and is useful as a sort of "panic button"). There should now be two horizontal lines on the display, one yellow and one blue. They may be moved via the Position knob. The Position knob moves the currently selected input (select the channel buttons alternately to toggle back and forth between the two inputs). The Vertical and Horizontal Scale knobs behave in a similar fashion and do not include calibration markings. That is because the settings for these knobs show up on the main display. Adjust the Scale knobs and note how the corresponding values in the display change. Voltages are in a 1/2/5 scale sequence while Time is in a 1/2/4 scale sequence.
- 4. One of the more important fundamental settings on an oscilloscope is the Input Coupling. This is controlled via one of the bottom row buttons. There are three choices: Ground removes the input thus showing a zero reference, AC allows only AC signals through thus blocking DC, and DC allows all signals through (it does not prevent AC).
- 5. Set the channel one Vertical Scale to 5 volts per division. Set the channel two Scale to 2 volts per division. Set the Time (Horizontal) Scale to 1 millisecond per division. Finally, set the input Coupling to Ground for both input channels and align the blue and yellow display lines to the center line of the display via the Vertical Position knob.
- 6. Build the circuit of Figure 2 using E=10 V,  $R1=10 \text{ k}\Omega$  and  $R2=33\text{k}\Omega$ . Connect a probe from the channel one input to the power supply (red or tip to plus, black clip to ground). Connect a second probe from channel two to R2 (again, red or tip to the high side of the resistor and the black clip to ground).
- 7. Switch both inputs to DC coupling. The yellow and blue lines should have deflected upward. Channel one should be raised two divisions (2 divisions at 5 volts per division yields the 10 volt source). Using this method, determine the voltage across R2 (remember, input two should have been set for 2 volts per division). Calculate the expected voltage across R2 using measured resistor values and compare the two in Table 1. Note that it is not possible to achieve extremely high precision using this method (e.g., four or more digits). Indeed, a DMM is often more useful for direct measurement of DC potentials. Double check the results using a DMM and the final column of Table 1.
- 8. Select AC Coupling for the two inputs. The flat DC lines should drop back to zero. This is

- because AC Coupling blocks DC. This will be useful for measuring the AC component of a combined AC/DC signal, such as might be seen in an audio amplifier. Set the input coupling for both channels back to DC.
- 9. Replace the DC power supply with the function generator. Set the function generator for a one volt peak sine wave at 1 kHz and apply it to the resistor network. The display should now show two small sine waves. Adjust the Vertical Scale settings for the two inputs so that the waves take up the majority of the display. If the display is very blurry with the sine waves appearing to jump about side to side, the Trigger Level may need to be adjusted. Also, adjust the Time Scale so that only one or two cycles of the wave may be seen. Using the Scale settings, determine the two voltages (following the method of step 7) as well as the waveform's period and compare them to the values expected via theory, recording the results in Tables 2 and 3. Also crosscheck the results using a DMM to measure the RMS voltages.
- 10. To find the voltage across R1, the channel two voltage (voltage across R2) may be subtracted from channel one (E source) via the Math function. Use the red button to select the Math function and create the appropriate expression from the menu (ch1 ch2). This display shows up in red. To remove a waveform, select it and then select Off. Remove the math waveform before proceeding to the next step.
- 11. One of the more useful aspects of the oscilloscope is the ability to show the actual waveshape. This may be used, for example, as a means of determining distortion in an amplifier. Change the waveshape on the function generator to a square wave, triangle, or other shape and note how the oscilloscope responds. Note that the oscilloscope will also show a DC component, if any, as the AC signal being offset or "riding on the DC". Adjust the function generator to add a DC offset to the signal and note how the oscilloscope display shifts. Return the function generator back to a sine wave and remove any DC offset.
- 12. It is often useful to take precise differential measurement on a waveform. For this, the bars or cursors are useful. Select the Cursor button toward the top of the oscilloscope. From the menu on the display, select Vertical Bars. Two vertical bars will appear on the display (it is possible that one or both could be positioned off the main display). They may be moved left and right via the function knob (next to the Cursor button). The Select button toggles between the two cursors. A read out of the bar values will appear in the upper portion of the display. They indicate the positions of the cursors, i.e. the location where they cross the waveform. Vertical Bars are very useful for obtaining time information as well as amplitudes at specific points along the wave. A similar function is the Horizontal Bars which are particularly useful for determining amplitudes. Try the Horizontal Bars by selecting them via the Cursor button again.
- 13. For some waveform parameters, automatic readings are available. These are accessed via the Meas (Measurement) button. Select Meas and page through the various options. Select Frequency. Note that a small readout of the frequency will now appear on the display. Up to four measurements are possible simultaneously. Important: There are specific limits on the proper usage of these measurements. If the guidelines are not followed, erroneous values may result. Always perform an approximation via the Scale factor and divisions method even when using an automatic measuremen!

14. Finally, a snap-shot of the screen may be saved for future work using the floppy disk drive via the Printer button. The result will be a bit mapped graphics file that can be used as is or processed further in a graphics program (for example, inverting the colors for printing).

#### DATA TABLES

Table 1

| $V_{\rm R2}$ | Scale (V/Div) | Number of Divisions | Voltage Scope | Voltage DMM |
|--------------|---------------|---------------------|---------------|-------------|
| Oscilloscope |               |                     |               |             |
| Theory       | X             | X                   |               |             |

Table 2

|                              | Scale (V/Div) | Number of Divisions | Voltage Peak | Voltage RMS |
|------------------------------|---------------|---------------------|--------------|-------------|
| E Oscilloscope               |               |                     |              |             |
| E Theory                     | X             | X                   |              |             |
| V <sub>R2</sub> Oscilloscope |               |                     |              |             |
| V <sub>R2</sub> Theory       | X             | X                   |              |             |

Table 3

|                | Scale (S/Div) | Number of Divisions | Period | Frequency |
|----------------|---------------|---------------------|--------|-----------|
| E Oscilloscope |               |                     |        |           |
| E Theory       | X             | X                   |        |           |

#### C THE OSCILLOSCOPE - GWINSTEK 2000

# Learning Objective

This exercise is of a particularly practical nature, namely, introducing the use of the oscilloscope. The various input scaling, coupling, and triggering settings are examined along with a few specialty features.

#### THEORY OVERVIEW

The oscilloscope (or simply scope, for short) is arguably the single most useful piece of test equipment in an electronics laboratory. The primary purpose of the oscilloscope is to plot a voltage versus time although it can also be used to plot one voltage versus another voltage, and in some cases, to plot voltage versus frequency. Oscilloscopes are capable of measuring both AC and DC waveforms, and unlike typical DMMs, can measure AC waveforms of very high frequency (typically 100 MHz or more versus an upper limit of around 1 kHz for a general purpose DMM). It is also worth noting that a DMM will measure the RMS value of an AC sinusoidal voltage, not its peak value.

While the modern digital oscilloscope on the surface appears much like its analog ancestors, the internal circuitry is far more complicated and the instrument affords much greater flexibility in measurement.

Modern digital oscilloscopes typically include measurement aides such as horizontal and vertical

cursors or bars, as well as direct readouts of characteristics such as waveform amplitude and frequency. At a minimum, modern oscilloscopes offer two input measurement channels although four and eight channel instruments are increasing in popularity.

Unlike handheld DMMs, most oscilloscopes measure voltages with respect to ground, that is, the inputs are not floating and thus the black, or ground, lead is always connected to the circuit ground or common node. This is an extremely important point as failure to remember this may lead to the inadvertent short circuiting of components during measurement. The standard accepted method of measuring a non-ground referenced potential is to use two probes, one tied to each node of interest, and then setting the oscilloscope to subtract the two channels rather than display each separately. Note that this technique is not required if the oscilloscope has floating inputs (for example, in a handheld oscilloscope). Further, while it is possible to measure non-ground referenced signals by floating the oscilloscope itself through defeating the ground pin on the power cord, this is a safety violation and should not be done.

## **EQUIPMENT**

| 1) DC power supply                     | model: | srn: |
|----------------------------------------|--------|------|
| (1) Function generator                 | model: | srn: |
| (1) DMM                                | model: | srn: |
| (1) Oscilloscope, GWInstek 2000 series | model: | srn: |

#### **COMPONENTS**

(1)  $10 \text{ k}\Omega$  actual:

(1) 33 k $\Omega$  actual:

# SCHEMATICS AND DIAGRAMS



Figure 1A



Figure 1B



Figure 2

#### **PROCEDURE**

- 1. Figure 1 is an outline of the main face of a GWInstek 2000 series oscilloscope. Compare this to the bench oscilloscope and identify the following elements:
  - a. Channel one and two BNC input connectors.
  - b. Trigger BNC input connector.
  - c. Horizontal sensitivity (Time/Div) and Position knobs.
  - d. Channel one and two Select buttons (lighted style).

- e. Channel one and two Vertical sensitivity (Volts/Div) and Position knobs.
- f. Trigger Level knob.
- g. Function keys, including Cursor and Measure.
- h. Hardcopy button.
- i. Autoset button.
- j. Math button.
- k. USB port.
- 2. Note the numerous buttons along the bottom and side of the display screen. These buttons are context-sensitive and their function will depend on the mode of operation of the oscilloscope. Power up the oscilloscope. Notice that the functions are listed next to the buttons. Note that the main display is similar to a sheet of graph paper. Each square will have an appropriate scaling factor or weighting, for example, 1 volt per division vertically or 2 milliseconds per division horizontally. Waveform voltages and timings may be determined directly from the display by using these scales.
- 3. Depress the channel one and two Select buttons (they should light) and also select the Autoset button. (Autoset tries to create reasonable settings based on the input signal and is useful as a sort of "panic button"). There should now be two horizontal lines on the display, one yellow and one blue. They may be moved via the Position knob. The Position knobs move the associated input. The Vertical and Horizontal Scale knobs behave in a similar fashion and do not include calibration markings. That is because the settings for these knobs show up on the main display. Adjust the Scale knobs and note how the corresponding values in the display change. Voltages and Time base use a 1/2/5 scale sequence.
- 4. One of the more important fundamental settings on an oscilloscope is the Input Coupling. This is controlled via one of the bottom row buttons. There are three choices: Ground removes the input thus showing a zero reference, AC allows only AC signals through thus blocking DC, and DC allows all signals through (it does not prevent AC).
- 5. Set the channel one Vertical Scale to 5 volts per division. Set the channel two Scale to 2 volts per division. Set the Time (Horizontal) Scale to 1 millisecond per division. Finally, set the input Coupling to Ground for both input channels and align the blue and yellow display lines to the center line of the display via the Vertical Position knobs.
- 6. Build the circuit of Figure 2 using E=10 V, R1=10 k $\Omega$  and R2= 33k $\Omega$ . Connect a probe from the channel one input to the power supply (red or tip to plus, black clip to ground). Connect a second probe from channel two to R2 (again, red or tip to the high side of the resistor and the black clip to ground).
- 7. Switch both inputs to DC coupling. The yellow and blue lines should have deflected upward. Channel one should be raised two divisions (2 divisions times 5 volts per division yields the 10 volt source). Using this method, determine the voltage across R2 (remember, input two should have been set for 2 volts per division). Calculate the expected voltage across R2 using measured resistor values and compare the two in Table 1. Note that it is not possible to achieve extremely high precision using this method (e.g., four or more digits). Indeed, a DMM

- is often more useful for direct measurement of DC potentials. Double check the results using a DMM and the final column of Table 1.
- 8. Select AC Coupling for the two inputs. The flat DC lines should drop back to zero. This is because AC Coupling blocks DC. This will be useful for measuring the AC component of a combined AC/DC signal, such as might be seen in an audio amplifier. Set the input coupling for both channels back to DC.
- 9. Replace the DC power supply with the function generator. Set the function generator for a one volt peak sine wave at 1 kHz and apply it to the resistor network. The display should now show two small sine waves. Adjust the Vertical Scale settings for the two inputs so that the waves take up the majority of the display. If the display is very blurry with the sine waves appearing to jump about side to side, the Trigger Level may need to be adjusted. Also, adjust the Time Scale so that only one or two cycles of the wave may be seen. Using the Scale settings, determine the two voltages (following the method of step 7) as well as the waveform's period and compare them to the values expected via theory, recording the results in Tables 2 and 3. Also crosscheck the results using a DMM to measure the RMS voltages.
- 10. To find the voltage across R1, the channel two voltage (voltage across R2) may be subtracted from channel one (E source) via the Math function. Use the red button to select the Math function and create the appropriate expression from the menu (ch1 ch2). This display shows up in red. To remove a waveform, simply deselect it (depress the associated button). Remove the math waveform before proceeding to the next step.
- 11. One of the more useful aspects of the oscilloscope is the ability to show the actual waveshape. This may be used, for example, as a means of determining distortion in an amplifier. Change the waveshape on the function generator to a square wave, triangle, or other shape and note how the oscilloscope responds. Note that the oscilloscope will also show a DC component, if any, as the AC signal being offset or "riding on the DC". Adjust the function generator to add a DC offset to the signal and note how the oscilloscope display shifts. Return the function generator back to a sine wave and remove any DC offset.
- 12. It is often useful to take precise differential measurement on a waveform. For this, the bars or cursors are useful. Select the Cursor button toward the top of the oscilloscope. From the menu on the display, select Vertical. Two vertical bars will appear on the display (it is possible that one or both could be positioned off the main display). They may be moved left and right via the Variable knob (next to the Cursor button). The Select button toggles between the two cursors. A read out of the bar values will appear in the upper portion of the display. They indicate the positions of the cursors, i.e. the location where they cross the waveform. Vertical Bars are very useful for obtaining time information as well as amplitudes at specific points along the wave. A similar function is the Horizontal Bars which are particularly useful for determining amplitudes. Try the Horizontal Bars by selecting them via the Cursor button again.
- 13. For some waveforms parameters, automatic readings are available. These are accessed via the Measure button. Select Measure and page through the various options. Select Frequency. Note that a small readout of the frequency will now appear on the display. Now try RMS and compare the result to that given by the DMM earlier. Note that several measurements are

possible simultaneously. Important: There are specific limits on the proper usage of these measurements. If the guidelines are not followed, erroneous values may result. Always perform an approximation via the Scale factor and divisions method even when using an automatic measurement!

14. Finally, a snap-shot of the screen may be saved for future work using the USB port and a USB memory stick via the Hardcopy button. The result will be a bit mapped graphics file that can be used as is (see below) or processed further in a graphics program (for example, inverting the colors for printing).



Figure 3

#### **DATA TABLES**

Table 1

| $V_{\rm R2}$ | Scale (V/Div) | Number of Divisions | Voltage Scope | Voltage DMM |
|--------------|---------------|---------------------|---------------|-------------|
| Oscilloscope |               |                     |               |             |
| Theory       | X             | X                   |               |             |

Table 2

|                              | Scale (V/Div) | Number of Divisions | Voltage Peak | Voltage RMS |
|------------------------------|---------------|---------------------|--------------|-------------|
| E Oscilloscope               |               |                     |              |             |
| E Theory                     | X             | X                   |              |             |
| V <sub>R2</sub> Oscilloscope |               |                     |              |             |
| V <sub>R2</sub> Theory       | X             | X                   |              |             |

Table 3

|                | Scale (S/Div) | Number of Divisions | Period | Frequency |
|----------------|---------------|---------------------|--------|-----------|
| E Oscilloscope |               |                     |        |           |
| E Theory       | X             | X                   |        |           |

#### THE TRANSFORMER

# Learning Objective

The objective of this exercise is to introduce the power transformer. Turns ratio and its effects on primary secondary voltage and current are of prime importance. The effect of loading will also be examined.

#### THEORY OVERVIEW

A power transformer is used to change an AC voltage from one amplitude to another, ideally without power loss. This is accomplished through a magnetic circuit consisting of a metallic core wrapped with primary and secondary windings of wire. The ratio of the number of primary windings to secondary windings is called the turns ratio. The voltage at the secondary can be increased or decreased depending on this ratio. In the ideal case, or lossless transformer, the product of secondary voltage and current will equal the product of primary voltage and current. That is, the ideal transformer does not dissipate power itself, but rather transforms power from one scenario to another. Real transformers dissipate some power because the copper wires have finite resistance and the magnetic coupling is not 100% efficient. The lost energy is often found in the form of heat. Another important characteristic of the transformer is that it creates electrical isolation between the primary and secondary. In other words, the circuit common points do not have to be the same potential or tied together between the primary and secondary sides.

Typically, power transformers are rated for a given input voltage and frequency (120 VAC/60 Hz in North America) which yields a specified secondary voltage under load. If the load current is minimal, the secondary voltage tends to increase beyond the rated value. This is due to the resistance of the windings and can be reduced by using a larger gauge although this results in a larger transformer. Also, it is common for secondaries to be split or to have a center tap. A center tap allows the secondary to be treated as two symmetrical halves. This is useful for circuit rectification circuits. Finally, dots drawn on the transformer's schematic symbol and connections indicate like instantaneous polarity on the primary and secondary. That is, when the primary voltage is positive at its dot, the secondary voltage will also be positive at its dot.

# **EQUIPMENT**

| (1) Dual channel oscilloscope               | model:  | srn: |
|---------------------------------------------|---------|------|
| (1) Function generator                      | model:  | srn: |
| (1) DMM                                     | model:  | srn: |
| (1) 12.6 volt, 1A center tapped transfe     | ormer   |      |
| (1) 10 $\Omega$ resistor $\frac{1}{4}$ watt | actual: |      |
| (1) 22 $\Omega$ resistor $\frac{1}{4}$ watt | actual: |      |
| (1) 20 $\Omega$ resistor 20 watt            | actual: |      |
|                                             |         |      |

# Link

# Download the datasheet:

• 1N4148/1N914 Datasheet

# **SCHEMATICS**



Figure 1



Figure 2



Figure 3

#### **PROCEDURE**

#### Low Voltage

- 1. Consider the circuit of Figure 1. With a 12.6 volt secondary rating and a 120 volt primary rating, the turns ratio is approximately 10:1. In other words, for any reasonable input signal at the primary, the output at the secondary is expected to be one tenth the voltage and ten times the current.
- 2. Connect the primary side of the transformer to the function generator as shown in Figure 1. Set the generator to a 10 volt peak sine at 60 Hz. Place the oscilloscope probe grounds at the bottom of the secondary. Connect probe tip one to the top of the secondary and probe tip two to the center tap. Record the peak amplitudes in Table 1 and capture an image of the scope display. Compute and record the primary/secondary voltage ratio as well (for the full secondary).
- 3. Build the circuit of Figure 2 using Rsense =  $22 \Omega$ , Rload =  $10 \Omega$  and Vin = 5 volt peak sine at 60 Hz. Place one scope probe across the load and the other across Rsense. Record the peak amplitudes in Table 2 and capture an image of the scope display.
- 4. Using the voltage measured across the sense resistor, determine the primary side current. Using Ohm's law and the measured load voltage, determine the load (i.e., secondary) current. Based on these, compute the primary/secondary current ratio. Record these values in Table 2.

#### Line Voltage

- 5. This section uses the 120 VAC line. Treat it with the caution it deserves. Connect the circuit of Figure 3 leaving Rload unconnected. Measure the secondary voltage with the DMM (AC Volts). Record the value in Table 3 under "Unloaded".
- 6. Add the load resistor,  $20 \Omega$ , and measure the load voltage with the DMM. Record the value in Table 3 under "Loaded". Determine the percent change between the loaded and unloaded voltages. Also, measure the load voltage using the oscilloscope and capture an image of the display.

#### **DATA TABLES**

| Tab                        | le 1 |
|----------------------------|------|
| Full Secondary Voltage     |      |
| Center Tap Voltage         |      |
| Pri/Sec Voltage Ratio      |      |
| Tab                        | le 2 |
| Primary Sense Voltage      |      |
| Primary Current            |      |
| Secondary Voltage          |      |
| Secondary Current          |      |
| Pri/Sec Current Ratio      |      |
| Tab                        | le 3 |
| V <sub>load</sub> Unloaded |      |
| V <sub>load</sub> Loaded   |      |
| Percent Change             |      |

# Questions

1. Examining the results of the circuit in Figure 1, does the specified turns ratio match that which is found experimentally? Why/why not?

| 2. | What is the effect of loading on a transformer's secondary voltage?                                                                                        |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |                                                                                                                                                            |
|    |                                                                                                                                                            |
| 3. | Does the primary/secondary voltage ratio complement the primary/secondary current ratio What does this say about the power dissipation of the transformer? |
|    |                                                                                                                                                            |
|    |                                                                                                                                                            |
| 4. | Are there appreciable variations between using the transformer at high input voltages versus low input voltages?                                           |

#### **FULL-WAVE BRIDGE RECTIFIER**

# Learning Objective

The objective of this exercise is to investigate the operation of a full-wave bridge rectifier as part of an AC to DC power supply. Also included are the effects of loading and filter capacitance.

#### THEORY OVERVIEW

The full-wave bridge, like the half-wave rectifier, is used to turn an AC signal into pulsating DC. The full- wave bridge requires four diodes instead of one but has the advantage of utilizing the opposite polarity of the signal, effectively flipping its polarity rather than simply "throwing it away" like the half-wave circuit. This increases the energy available to the load and lessens the burden on filtering capacitors as the resulting gap between pulses is much smaller.

# **EQUIPMENT**

(1) Dual channel oscilloscope model: srn:  $(1) DMM \qquad model: \qquad srn:$  (4) Rectifying diodes (1N4002 series) (1) 12.6 volt 1 amp center tapped transformer (1)  $1 \text{ k } \Omega \text{ resistor } ^{1}\!\!\!/ \text{ watt} \qquad \text{actual:}$  (1)  $20 \Omega \text{ resistor } 20 \text{ watt} \qquad \text{actual:}$  (1)  $1000 \mu \text{F capacitor } 25 \text{ volt} \qquad \text{actual:}$ 

# Link

#### Download the datasheet:

1N4002 Datasheet



Figure 1

#### **PROCEDURE**

#### **Basic Operation**

- 1. First, note that the circuit of Figure 1 is being powered directly from the AC line. Treat it with appropriate caution. It is worth repeating that any circuit should be de-energized when making any changes to it.
- 2. Consider the circuit of Figure 1 without the capacitor connected. For a positive polarity of secondary voltage, the upper right and lower left diodes will be forward biased and allow current to flow through the load from top to bottom. The other two diodes will be reverse biased. For a negative secondary polarity the opposite occurs. That is, the upper left and lower right pair will be forward biased while the other two are reverse biased. This arrangement will also cause load current to flow through the load from top to bottom, thus effectively flipping the negative polarity portion of the wave.
- 3. Build the circuit of Figure 1 with Rload =  $1 \text{ k}\Omega$  and C disconnected (open). This represents a very lightly loaded case. Under light loads, the output of the secondary will often be a little higher than the rated potential. Set the oscilloscope input to DC coupled. Measure and record the voltage across the secondary and then across the load. Do not use two probes to do this simultaneously as these two measurements do not share a common ground. Doing so will short out a portion of the circuit. Record the results in Table 1 and capture an image of the load voltage display.
- 4. Measure the load voltage with a DMM set to DC volts. Record this value in Table 1.
- 5. Replace the load with the 20  $\Omega$  resistor to simulate greater loading. Repeat steps 3 and 4.
- 6. Return the load resistor to the original 1  $k\Omega$  value and insert the 1000  $\mu$ F capacitor. Measure the load voltage with both the oscilloscope and DMM, recording the values in Table 2. Be sure to capture an image of the scope display.
- 7. Replace the load with the 20  $\Omega$  resistor to simulate greater loading. Measure the load voltage with both the oscilloscope and DMM, recording the values in Table 2. Once again, be sure to

capture an image of the scope display.

# **Computer Simulation**

1. Simulate the circuit of Figure 1 using Transient Analysis. Use three variations, comparing the plotted waveforms to those measured in the laboratory: C = open with Rload = 20  $\Omega$ , C =1000 μF with Rload = 1 kΩ, and C = 1000 μF with Rload = 20 Ω.

#### **DATA TABLES**

Questions

Table 1, no capacitor

| Load | V <sub>secondary</sub> scope | Vload scope | V <sub>load</sub> DMM |
|------|------------------------------|-------------|-----------------------|
| 1 kΩ |                              |             |                       |
| 20 Ω |                              |             |                       |

Table 2, with capacitor

| Load | V <sub>load</sub> scope | V <sub>load</sub> DMM |
|------|-------------------------|-----------------------|
| 1 kΩ |                         |                       |
| 20 Ω |                         |                       |

| •  |                                                             |
|----|-------------------------------------------------------------|
| 2. | What is the effect of adding the capacitor across the load? |
| -  |                                                             |
|    |                                                             |
|    |                                                             |
|    |                                                             |

| 4. | How would the load voltages change if the diode bridge is connected between one end of the secondary and the center tap instead of across the entire secondary? |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |                                                                                                                                                                 |
|    |                                                                                                                                                                 |

### THE DC POWER SUPPLY PROJECT

## Learning Objective

This project involves the construction, testing and analysis of an Adjustable DC Power Supply. Each individual will complete a power supply and present a report to the lab section of the class. The presentation should be an overview of the report. The project will include the following:

- 1. Analysis of the circuit
- 2. Electronic Assembly of all components.
- 3. Testing, evaluation and troubleshooting.
- 4. Report Development
- 5. Report Presentation

### THEORY OVERVIEW

The circuit is an adjustable 5 to 12 VDC supply utilizing a full-wave bridge and integrated voltage regulator. It picks up where the preceding Full-wave Rectifier exercise left off.

### SCHEMATIC AND ARTWORK



Figure 1



Figure 2, PCB Artwork (not actual size)



Figure 3, Component Placement

### 5 - 12 VOLT DC POWER SUPPLY BILL OF MATERIALS

| Item | Component ID | Description                                  | Part Number | Quantity |
|------|--------------|----------------------------------------------|-------------|----------|
| 1    | T1           | 117 – 12.6 Volt center<br>tapped transformer |             | 1        |
| 2    | D1-D4        | Rectifier diode                              | 1N4001      | 4        |
| 3    | C1           | 1000 microfarad 25 volt capacitor            |             | 1        |
| 4    | C2, C3       | 0.1 microfarad 200 volt capacitor            |             | 2        |
| 5    | R1           | 510 ohm, ± 5%, 0.5 watt                      |             | 1        |
| 6    | R2           | 680 ohm, ± 5%, 0.5 watt                      |             | 1        |
| 7    | TP1          | 5 k ohm trimpot, 10 turn ± 5%, 0.5 watt      |             | 1        |
| 8    | LED          | Red standard light emitting diode            |             | 1        |
| 9    | U1           | Voltage regulator                            | LM317T      | 1        |
| 10   |              | Heat sink                                    |             | 1        |
| 11   |              | Foot pads                                    |             | 4        |
| 12   |              | Screws                                       |             | 5        |
| 13   |              | Bolts                                        |             | 5        |
| 14   |              | Washers                                      |             | 5        |
| 15   |              | Wire tie                                     |             | 1        |
| 16   |              | Line cord                                    |             | 1        |
| 17   |              | In-line fuse holder and fuse                 |             | 1        |

#### REPORT AND PRESENTATION FORMAT

### Report

The report should be in the following format

Title Page - Includes Project Title, Course and Number, Name and Date

*Description* – Discuss the purpose and nature of the project.

Theory – Develop a block diagram for the circuit. Identify all the components that comprise each segment of the block diagram and describe their operation in terms of inputs and outputs. Include a listing of the specifications for the supply as follows:

- Input power: 117 VAC RMS, ± 10%, 50 60 Hz
- Output: 5 to 12 volts DC, adjustable, @ 300 mA with 0.5% ripple

Discuss the type of transformer used and describe the type of diode rectifier circuit. Also discuss the tolerance of the resistors in the circuit and the function of the potentiometer?

*Equipment* – List the special equipment that was used to complete the project.

*Components* – Refer to the PCB documentation. Include copies of all the printed circuit board documentation and discuss the purpose of each document.

*Procedure* – Describe the basic assembly and the general verification procedure for checking the power supply function, including circuit board assembly, soldering, and the testing procedures to verify key functions. Be sure to discuss the requirements for a good solder joint, the purpose of the flux in the solder and the need to frequently clean of the tip of the soldering iron. Also, identify the components that are polarity sensitive and discuss the impact of reversing the polarity during assembly.

Data – Record the measurements taken to verify the operation. These should include the Range of Adjustment, the No-Load Output Voltage, the Transformer Secondary Voltage, the Rectifier Voltage Output and the Peak to Peak Ripple at full output load.

*Conclusion* -What was learned on this project? What went wrong? How was it resolved? List any ideas about how to improve the performance of the power supply.

#### **Oral Presentation**

The presentation should be an overview of your report with a focus on your project conclusion. Your presentation will be video recorded.

#### REPORT GRADING CRITERIA

|                                | 1 = Below Minimum<br>Standards | 2 = At Minimum<br>Standards | 3 = At Average<br>Standard | 4 = Exceeds Average<br>Standard |
|--------------------------------|--------------------------------|-----------------------------|----------------------------|---------------------------------|
| Format/Neatness 5%             |                                |                             |                            |                                 |
| Grammar 5%                     |                                |                             |                            |                                 |
| Thoroughness<br>10%            |                                |                             |                            |                                 |
| Theory<br>Discussion 30%       |                                |                             |                            |                                 |
| Procedure<br>Discussion<br>30% |                                |                             |                            |                                 |
| Presentation 20%               |                                |                             |                            |                                 |

### CIRCUIT VERIFICATION DATA SHEET

| 1.                                                              | Output Voltage and LED Test: LED operational                                 |                                               |  |  |
|-----------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------|--|--|
|                                                                 | a.                                                                           | Output Voltage Range of Adjustment to         |  |  |
| 2.                                                              | . Adjust output to 5 VDC with a 20 ohm load resistor attached to the output. |                                               |  |  |
|                                                                 | a.                                                                           | Calculated Load Current Measured Load Current |  |  |
| b. Calculate the power being dissipated by the 20 ohm resistor? |                                                                              |                                               |  |  |

- 3. Calculate the expected turns ratio of the transformer from the transformer data listed on the Bill of Material. Calculate and measure  $V_{\text{Sec}}$  RMS.
  - a. Calculated n =

- b. Measured V<sub>Pri</sub> RMS =
- c. Calculated  $V_{Sec}$  RMS =
- d. Measured  $V_{Sec}$  RMS =
- 4. Calculate the expected DC Voltage (VDC) and Peak to Peak Ripple (Vrpp) out of the filter circuit using the formula: Vrpp = ILOAD/fC where f = frequency and C is the value of the filter capacitor. Use a load current of 70 milliamps.
  - a. Calculated VDC =
  - b. Calculated  $V_{rpp} =$
- 5. Measure the DC Voltage (VDC) and Peak to Peak Ripple (Vrpp) out of the filter circuit values with the 20 ohm resistor in place:
  - a. Measured VDC =
  - b. Measured  $V_{rpp} =$
- 6. Measure VDC and Vrpp of the output voltage of the power supply with the 20 ohm load resistor in place.
  - a. VDC of the Power Supply Output =
  - b.  $V_{rpp}$  of the Power Supply Output =

#### **VOLTAGE DIVIDER BIAS**

## Learning Objective

The objective of this exercise is to examine the voltage divider bias topology and determine whether or not it produces a stable Q point. Various potential troubleshooting issues are also explored.

### THEORY OVERVIEW

Like Emitter Bias, Voltage Divider Bias seeks to establish a stable Q point by placing a fixed voltage across an emitter resistor. This will result in a stable emitter current, and by extension, stable collector current and collector-emitter voltage. As beta varies, this change will be reflected in a change in base current. With proper design, this change in base current will have little overall impact on circuit performance. One method of obtaining a stable voltage across the emitter resistor is to apply a stiff voltage divider to the base. "Stiff", in this case, means that the current through the divider resistors should be much higher than the current tapped off of the divider (the current being tapped off is the base current). By doing so, variations in base current will not excessively load the divider and this will lead to a very stable base voltage. The emitter voltage is one base-emitter drop less, and is the potential across the emitter resistor. Hence, the emitter resistor's voltage will be kept stable.

When troubleshooting, circuit faults often result in either shorted or open components. Typically this will alter the circuit radically and push the Q point into either cutoff or saturation. The fault may also alter the DC load line itself. Once the transistor goes into either cutoff or saturation, normal linear operation will be lost.

### **EQUIPMENT**

| (1) Adjustable DC Power Supply                        | model:  | srn: |
|-------------------------------------------------------|---------|------|
| (1) DMM                                               | model:  | srn: |
| (3) Small signal transistors (2N3904)                 |         |      |
| (1) 3.3 k $\Omega$ resistor $\frac{1}{4}$ watt        | actual: |      |
| (1) 4.7 k $\Omega$ resistor $\frac{1}{4}$ watt        | actual: |      |
| (1) 5.6 k $\Omega$ resistor $\frac{1}{4}$ watt        | actual: |      |
| (1) $10 \text{ k }\Omega$ resistor $\frac{1}{4}$ watt | actual: |      |

### **SCHEMATIC**



#### **DC Load Line**

**PROCEDURE** 

1. Consider the circuit of Figure 1 using Vcc = 10 volts, R1 =  $10 \text{ k}\Omega$ , R2 =  $3.3 \text{ k}\Omega$ , Re =  $4.7 \text{ k}\Omega$  and Rc =  $5.6 \text{ k}\Omega$ . Using the approximation of a lightly loaded "stiff" voltage divider, determine the ideal end points of the DC load line and the Q point, and record these in Table 1.

### **Circuit Voltages and Beta**

- 2. Continuing with the component values indicated in step one, compute the theoretical base, emitter and collector voltages, and record them in Table 2 (Theory).
- 3. Build the circuit of Figure 1 using Vcc = 10 volts, R1 =  $10 \text{ k}\Omega$ , R2 =  $3.3 \text{ k}\Omega$ , Re =  $4.7 \text{ k}\Omega$  and Rc =  $5.6 \text{ k}\Omega$ . Measure the base, emitter and collector voltages and record them in the first row of Table 2 (Experimental). Compute the deviations between theoretical and experimental and record these in the first row of Table 2 (% Deviation).
- 4. Measure the base and collector currents and record these in the first row of Table 3. Based on

- these, compute and record the experimental beta as well.
- 5. Swap the transistor with the second transistor and repeat steps 3 and 4 using the second rows of the tables.
- 6. Swap the transistor with the third transistor and repeat steps 3 and 4 using the third rows of the tables.

### Design

7. The collector current of the circuit can be altered by a variety of means including changing the emitter resistance. If the base voltage is held constant, the collector current is determined by the emitter resistance via Ohm's law. Redesign the circuit to achieve half of the quiescent collector current recorded in Table 1. Obtain a resistor close to this value, swap out the original emitter resistor and measure the resulting current. Record the appropriate values in Table 4.

### **Troubleshooting**

8. Return the original emitter resistor to the circuit. Consider each of the individual faults listed in Table 5 and estimate the resulting base, emitter and collector voltages. Introduce each of the individual faults in turn and measure and record the transistor voltages in Table 5.

#### **Computer Simulation**

9. Build the circuit of Figure 1 in a simulator. Run a DC simulation and record the resulting transistor voltages in Table 6.

### DATA TABLES

| _ |                   |    |   |   |
|---|-------------------|----|---|---|
| 7 | $\Gamma_{\alpha}$ | L) | _ | 1 |
|   | 1                 | ., |   |   |

| V <sub>CE</sub> (Cutoff) |  |
|--------------------------|--|
| I <sub>C</sub> (Sat)     |  |
| V <sub>CEQ</sub>         |  |
| I <sub>CQ</sub>          |  |

Table 2

| Transistor | VB Thry | VE Thry | VC Thry | VB Exp | VE Exp | VC Exp | %D VB | %D VE | %D<br>VC |
|------------|---------|---------|---------|--------|--------|--------|-------|-------|----------|
| 1          |         |         |         |        |        |        |       |       |          |
| 2          |         |         |         |        |        |        |       |       |          |
| 3          |         |         |         |        |        |        |       |       |          |

### Table 3

| Transistor | IB | IC | β |
|------------|----|----|---|
| 1          |    |    |   |
| 2          |    |    |   |
| 3          |    |    |   |

### Table 4

| R <sub>E Theory</sub> | R <sub>E Actual</sub> | I <sub>C Measured</sub> |
|-----------------------|-----------------------|-------------------------|
|                       |                       |                         |

### Table 5

| Issue     | VB | VE | VC |
|-----------|----|----|----|
| R2 Short  |    |    |    |
| RE Open   |    |    |    |
| RC Short  |    |    |    |
| RC Open   |    |    |    |
| VCE Short |    |    |    |
| VCE Open  |    |    |    |

### Table 6

| V <sub>B</sub> Sim |  |
|--------------------|--|
| V <sub>E Sim</sub> |  |
| V <sub>C Sim</sub> |  |

# Questions

| 1. | Based on the results of Table 1, is the transistor operating in saturation, cutoff or in the linear |
|----|-----------------------------------------------------------------------------------------------------|
|    | region?                                                                                             |
|    |                                                                                                     |

2. Based on the results of Tables 2 and 3, does the circuit achieve a stable operating point when compared to beta?

| 3. | Based on the measurements of Table 5, is it possible for different circuit problems to product similar or even identical voltages in the circuit, or is every fault unique in its outcome? |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |                                                                                                                                                                                            |
| 4. | What is the required design condition for the voltage divider bias to achieve high Q point stability in spite of changes in beta?                                                          |
|    |                                                                                                                                                                                            |
| 5. | Using the original circuit, determine a new value for the collector resistance that will yield a collector voltage of approximately half of the power supply value.                        |
|    |                                                                                                                                                                                            |
|    |                                                                                                                                                                                            |

#### **BASE BIAS: CE CONFIGURATION**

## Learning Objective

The objective of this exercise is to explore the operation of a basic common emitter biasing configuration for bipolar junction transistors, namely fixed base bias. Along with the general operation of the transistor and the circuit itself, circuit stability with changes in beta is also examined.

### THEORY OVERVIEW

For a bipolar junction transistor to operate properly, the base-emitter junction must be forward biased while the collector-base junction must be reverse biased. This will place VBE at approximately 0.7 volts and the collector current IC will be equal to the base current IB times the current gain  $\beta$ . For small signal devices, the current gain is greater than 100 typically. Thus,  $I_C >> I_B$  and  $I_C \approx I_E$ .

The common emitter configuration places the emitter terminal at ground. The base terminal is seen as the input and the collector as the output. Using a fixed base supply, the base current is dependent on the value of the base resistor via Ohm's law. Consequently, any variation in current gain across a batch of transistors will show up as an equivalent variation in collector current, and by extension, a variation in collector-emitter voltage VCE.

### **EQUIPMENT**

| (1) Dual adjustable DC power supply            | model:  | srn: |
|------------------------------------------------|---------|------|
| (1) DMM                                        | model:  | srn: |
| (3) Small signal NPN transistors (2N390        | 04)     |      |
| (1) 1.2 k $\Omega$ resistor $\frac{1}{4}$ watt | actual: |      |
| (1) 330 k $\Omega$ resistor $\frac{1}{4}$ watt | actual: |      |

### Link

#### Download the datasheet:

2N3904 Datasheet



Figure 1

### **PROCEDURE**

### A QUICK CHECK

1. A quick and easy way to determine if a transistor is damaged is through the use of the resistance (or diode) function of a multimeter. The multimeter will produce a small current in order to determine the connected resistance value. This current is sufficient to partially forward or reverse bias a PN junction. Thus, for an NPN device, placing the red lead on the base and the black lead on the emitter and collector in turn will produce forward bias on the junctions and the meter will show a low resistance. Reversing the leads will create reverse bias and a high resistance will be indicated. If the leads are connected from collector to emitter, one of the two junctions will be reverse biased regardless of lead polarity, and thus, a high resistance is always indicated. Before proceeding to the next step, check the three transistors using this method to ensure that they are functioning. (Note: some multimeters include a "beta checker" function. This may also be used to determine if the devices are good but the beta value produced should not be considered precise as the measurement current and voltage are most likely different from the circuit in which the transistor will be used.)

#### **Base Bias**

- 2. Consider the circuit of Figure 1 with Vbb = 11V, Vcc = 15V, Rb = 330 k $\Omega$  and Rc = 1.2 k $\Omega$ . Assume VBE = 0.7 volts. Further, assume that beta is 150 (a typical value for this device in this application). Calculate the expected values of IB, IC and IE, and record them in the "Theory" columns of Table 1. Note that the theoretical values will be the same for all three transistors.
- 3. Based on the expected value of IC, determine the theoretical value of VCE and record it in Table 2. Also, fill in Table 2 with the typical (theoretical) beta value of 150.
- 4. Build the circuit of Figure 1 with Vbb = 11V, Vcc = 15V, Rb = 330 k $\Omega$  and Rc = 1.2 k $\Omega$ . Measure and record the base, collector and emitter currents, and record them in the first row of Table 1. Find the deviations between the theoretical and experimental currents, and record these in Table 1.
- 5. Measure the base-emitter and collector-emitter voltages and record in the first row of Table 2.

Based on the measured values of base and collector current from Table 1, calculate and record the experimental betas in Table 2. Finally, compute and record the deviations for the voltages and for the current gain in Table 2.

- 6. Remove the first transistor and replace it with the second unit. Repeat steps four and five using the second row of Tables 1 and 2.
- 7. Remove the second transistor and replace it with the third unit. Repeat steps four and five using the third row of Tables 1 and 2.

### Design

- 8. One way of improving the circuit of Figure 1 is to redesign it so that a single power supply may be used. As noted previously, the base current is largely dependent on the value of VBB and RB. If the supply is changed, the resistance can be changed by a similar factor in order to keep the base current constant. This is just an application of Ohm's law. Based on this, determine a new value for RB that will produce the original IB if VBB is increased to the VCC value (i.e., a single power supply is used). Record this value in Table 3.
- 9. Rewire the circuit so that the original RB is replaced by the new calculated value (the nearest standard value will suffice). Also, the VBB supply should be removed and the left side of RB connected to the VCC supply. Measure the new base current and record it in Table 3. Also determine and record the deviation between the measured and target base current values.

#### **Computer Simulation**

10. Build the original circuit in a simulator. Run a single simulation and record the IB, IC, IE and VCE values in Table 4.

#### DATA TABLES

#### Table 1

| Transistor | I <sub>B Theory</sub> | I <sub>B Exp</sub> | %D I <sub>B</sub> | I <sub>C Theory</sub> | I <sub>C Exp</sub> | %D I <sub>C</sub> | I <sub>E Theory</sub> | I <sub>E Exp</sub> | %D I <sub>E</sub> |
|------------|-----------------------|--------------------|-------------------|-----------------------|--------------------|-------------------|-----------------------|--------------------|-------------------|
| 1          |                       |                    |                   |                       |                    |                   |                       |                    |                   |
| 2          |                       |                    |                   |                       |                    |                   |                       |                    |                   |
| 3          |                       |                    |                   |                       |                    |                   |                       |                    |                   |

#### Table 2

| Transistor | V <sub>BE</sub><br>Theory | V <sub>BE Exp</sub> | %D V <sub>BE</sub> | V <sub>CE</sub><br>Theory | V <sub>CE Exp</sub> | %D V <sub>CE</sub> | β Theory | <b>β</b> Ехр | %D β |
|------------|---------------------------|---------------------|--------------------|---------------------------|---------------------|--------------------|----------|--------------|------|
| 1          |                           |                     |                    |                           |                     |                    |          |              |      |
| 2          |                           |                     |                    |                           |                     |                    |          |              |      |
| 3          |                           |                     |                    |                           |                     |                    |          |              |      |

#### Table 3

| Calculated R <sub>B</sub> | Actual R <sub>B</sub> Used | I <sub>B</sub> Measured | % Deviation I <sub>B</sub> |
|---------------------------|----------------------------|-------------------------|----------------------------|
|                           |                            |                         |                            |

### **Table 4**

| I <sub>B sim</sub> | I <sub>C sim</sub> | I <sub>E sim</sub> | V <sub>CE sim</sub> |
|--------------------|--------------------|--------------------|---------------------|
|                    |                    |                    |                     |

| uest | ions                                                                                                                                |
|------|-------------------------------------------------------------------------------------------------------------------------------------|
| 1.   | Are the basic transistor parameters borne out in this exercise? That is, are the approximations of $VBE = 0.7$ and $IC = IE$ valid? |
|      |                                                                                                                                     |
|      |                                                                                                                                     |
| 2.   | Is the typical beta value of 150 highly accurate and repeatable?                                                                    |
|      |                                                                                                                                     |
|      |                                                                                                                                     |
| 3.   | Which circuit parameters are affected by beta changes? Which parameters appear to be immune to changes in beta?                     |
|      |                                                                                                                                     |
|      |                                                                                                                                     |
| 4.   | Comparing Tables 1 and 2, is there a notable pattern between the deviations for beta and collector current? Why/why not?            |
|      |                                                                                                                                     |
|      |                                                                                                                                     |
| 5.   | In the circuit of Figure 1, what must RB be set to if VBB = 5V and the desired base current is                                      |

| 10 μΑ? |  |
|--------|--|
|        |  |
|        |  |
|        |  |

### FEEDBACK BIASING

## Learning Objective

The objective of this exercise is to examine two kinds of feedback biasing: collector feedback and emitter feedback. Both forms potentially are more stable than simple base bias in terms of the impact of beta on collector current.

#### THEORY OVERVIEW

By inserting a resistor in either the emitter or collector portions of the transistor circuit, it is possible to partially control the base current in such a way that an increase in beta will cause a decrease in base current which in turn helps to mitigate the tendency of collector current to increase. This will result in circuits that have greater Q point stability than simple base bias circuits although for certain practical reasons they might not be as stable as voltage divider or dual supply emitter bias schemes.

In the collector feedback arrangement, the base resistor is connected from the collector to the base. Therefore, its voltage is one base-emitter drop less than the collector voltage. The collector voltage, in turn, is simply the supply potential minus the collector resistor's drop. Therefore, as the collector current rises, the collector resistor's drop increases, forcing the collector voltage down and thus reducing the base resistor's voltage. By Ohm's law, this means that the base current must decrease. This decrease helps to limit the overall increase in collector current.

The emitter feedback situation is similar. In this instance, as collector current increases the drop across the emitter resistor rises. This will result in an increase in base voltage as it is locked to one base-emitter drop above the emitter. Consequently, as the collector current increases, the voltage across the base resistor decreases which helps to compensate for the original increase in collector current.

### **EQUIPMENT**

| (1) Adjustable DC Power Supply                 | model:  | srn: |
|------------------------------------------------|---------|------|
| (1) DMM                                        | model:  | srn: |
| (3) Small signal transistors (2N3904)          |         |      |
| (1) 330 $\Omega$ resistor $\frac{1}{4}$ watt   | actual: |      |
| (1) 470 $\Omega$ resistor $\frac{1}{4}$ watt   | actual: |      |
| (1) 1 k $\Omega$ resistor $\frac{1}{4}$ watt   | actual: |      |
| (1) 220 k $\Omega$ resistor $\frac{1}{4}$ watt | actual: |      |



Figure 1



Figure 2

#### **PROCEDURE**

#### Collector Feedback - DC Load Line

1. Consider the circuit of Figure 1 using Vcc = 12 volts, Rb = 220 k $\Omega$  and Rc = 1 k $\Omega$ . Determine the ideal end points of the DC load line and the Q point, and record these in Table 1.

### **Circuit Voltages and Beta**

- 2. Continuing with the component values indicated in step one, compute the theoretical base, emitter and collector voltages, and record them in Table 2 (Theory).
- 3. Build the circuit of Figure 1 using Vcc = 12 volts, Rb = 220 k $\Omega$  and Rc = 1 k $\Omega$ . Measure the base, emitter and collector voltages and record them in the first row of Table 2 (Experimental).
- 4. Measure the base and collector currents and record these in the first row of Table 3. Based on these, compute and record the experimental beta as well.
- 5. Swap the transistor with the second transistor and repeat steps 3 and 4 using the second rows of the tables.
- 6. Swap the transistor with the third transistor and repeat steps 3 and 4 using the third rows of the tables.

#### Stability

7. Based on the measurements of Table 3, determine the maximum percent change of collector current and record in Table 4. Also determine the maximum percent change of beta and record in Table 4.

### **Emitter Feedback - DC Load Line**

8. Consider the circuit of Figure 2 using Vcc = 12 volts, Rb =  $220 \text{ k}\Omega$ , Re =  $470 \Omega$  and Rc =  $330 \Omega$ . Determine the ideal end points of the DC load line and the Q point, and record these in Table 5.

#### **Circuit Voltages and Beta**

- 9. Continuing with the component values indicated in step one, compute the theoretical base, emitter and collector voltages, and record them in Table 6 (Theory).
- 10. Build the circuit of Figure 2 using Vcc = 12 volts, Rb =  $220 \text{ k}\Omega$ , Re =  $470 \Omega$  and Rc =  $330 \Omega$ . Measure the base, emitter and collector voltages and record them in the first row of Table 6 (Experimental).
- 11. Measure the base and collector currents and record these in the first row of Table 7. Based on these, compute and record the experimental beta as well.
- 12. Swap the transistor with the second transistor and repeat steps 3 and 4 using the second rows of the tables.
- 13. Swap the transistor with the third transistor and repeat steps 3 and 4 using the third rows of

the tables.

### **STABILITY**

14. Based on the measurements of Table 7, determine the maximum percent change of collector current and record in Table 8. Also determine the maximum percent change of beta and record in Table 8.

### **TROUBLESHOOTING**

15. For the emitter feedback bias circuit, consider each of the individual faults listed in Table 9 and estimate the resulting base, emitter and collector voltages. Introduce each of the individual faults in turn and measure and record the transistor voltages in Table 9.

### DATA TABLES

Table 1

| VCE (Cutoff) |  |
|--------------|--|
| IC (Sat)     |  |
| VCEQ         |  |
| ICQ          |  |

Table 2

| Transistor | V <sub>B Theory</sub> | V <sub>E Theory</sub> | V <sub>C Theory</sub> | V <sub>B Exp</sub> | V <sub>E Exp</sub> | V <sub>C Exp</sub> |
|------------|-----------------------|-----------------------|-----------------------|--------------------|--------------------|--------------------|
| 1          |                       |                       |                       |                    |                    |                    |
| 2          |                       |                       |                       |                    |                    |                    |
| 3          |                       |                       |                       |                    |                    |                    |

Table 3

| Transistor | I <sub>B</sub> | I <sub>C</sub> | β |
|------------|----------------|----------------|---|
| 1          |                |                |   |
| 2          |                |                |   |
| 3          |                |                |   |

Table 4

| % Δ β              |  |
|--------------------|--|
| % Δ I <sub>C</sub> |  |

Table 5

| V <sub>CE</sub> (Cutoff) |  |
|--------------------------|--|
| I <sub>C (Sat)</sub>     |  |
| V <sub>CEQ</sub>         |  |
| $I_{CQ}$                 |  |

Table 6

| Transistor | V <sub>B Theory</sub> | V <sub>E Theory</sub> | V <sub>C Theory</sub> | V <sub>B Exp</sub> | V <sub>E Exp</sub> | V <sub>C Exp</sub> |
|------------|-----------------------|-----------------------|-----------------------|--------------------|--------------------|--------------------|
| 1          |                       |                       |                       |                    |                    |                    |
| 2          |                       |                       |                       |                    |                    |                    |
| 3          |                       |                       |                       |                    |                    |                    |

### Table 7

| Transistor | I <sub>B</sub> | I <sub>C</sub> | β |
|------------|----------------|----------------|---|
| 1          |                |                |   |
| 2          |                |                |   |
| 3          |                |                |   |

### Table 8

| % Δ β              |  |
|--------------------|--|
| % Δ I <sub>C</sub> |  |

### Table 9

| Issue    | V <sub>B</sub> | $\mathbf{V}_{\mathbf{E}}$ | $\mathbf{v}_{\mathbf{c}}$ |
|----------|----------------|---------------------------|---------------------------|
| RB Open  |                |                           |                           |
| RE Open  |                |                           |                           |
| RE Short |                |                           |                           |
| RC Open  |                |                           |                           |
| RC Short |                |                           |                           |
| VCE Open |                |                           |                           |

## Questions

| 1. | Based on the results of Tables 4 and 8, do these circuits achieve a stable operating point when |  |
|----|-------------------------------------------------------------------------------------------------|--|
|    | compared to beta?                                                                               |  |

2. Which circuit is more stable in this exercise; the emitter feedback bias or the collector feedback bias? Is it safe to say that this will always be the case for any emitter feedback bias

|    | circuit versus any collector feedback bias circuit?                                                                                                                                                                           |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |                                                                                                                                                                                                                               |
|    |                                                                                                                                                                                                                               |
|    |                                                                                                                                                                                                                               |
|    |                                                                                                                                                                                                                               |
|    |                                                                                                                                                                                                                               |
| 3. | Are the transistor voltages always as stable as the collector current or can they be more or less stable?                                                                                                                     |
|    |                                                                                                                                                                                                                               |
|    |                                                                                                                                                                                                                               |
|    |                                                                                                                                                                                                                               |
|    |                                                                                                                                                                                                                               |
|    |                                                                                                                                                                                                                               |
| 4. | Based on the collector current equation derivations for the two circuits, derive the collector current equation for a combination circuit which consists of a collector feedback bias circuit with an emitter resistor added. |
|    |                                                                                                                                                                                                                               |
|    |                                                                                                                                                                                                                               |
|    |                                                                                                                                                                                                                               |
|    |                                                                                                                                                                                                                               |
|    |                                                                                                                                                                                                                               |

### PNP TRANSISTORS

## Learning Objective

The objective of this exercise is to investigate the practical differences between circuits implemented with PNP transistors versus NPN transistors. PNP versions of basic biasing and LED driver circuits will be used.

#### THEORY OVERVIEW

On a practical level, PNP transistors may be thought of as a mirror image of their NPN counterparts. That is, all of the device's voltage polarities and current directions will be opposite of those found with NPNs. In fact, a simple way to turn an NPN circuit into an equivalent PNP circuit is to swap out the transistor and then flip the polarity of the power supply (or supplies, as the case may be). The resulting circuit will produce essentially the same voltages and currents as the original but with reversed polarities. By no means are negative power supplies a requirement to use PNPs, though. Commonly, the circuit is "flipped top to bottom" and implemented with a positive supply. In this case the emitter will be found toward the top and the collector toward the bottom. In some instances this orientation may also reverse the operational logic of the circuit. For example, the "flipped" PNP LED driver becomes an inverting driver. That is, a logic low will light the LED instead of a logic high.

### **EQUIPMENT**

| (1) Adjustable DC Power Supply                        | model:  |
|-------------------------------------------------------|---------|
| (1) DMM                                               | model:  |
| (3) Small signal PNP transistors (2N3                 | 906)    |
| (1) LED                                               |         |
| (1) 220 $\Omega$ resistor $\frac{1}{4}$ watt          | actual: |
| (1) 3.3 k $\Omega$ resistor $\frac{1}{4}$ watt        | actual: |
| (1) 4.7 k $\Omega$ resistor $\frac{1}{4}$ watt        | actual: |
| (1) 5.6 k $\Omega$ resistor $\frac{1}{4}$ watt        | actual: |
| (1) $10 \text{ k} \Omega$ resistor $\frac{1}{4}$ watt | actual: |

### Link

## Download the datasheet:

• 2N3906 Datasheet

## **SCHEMATICS**



Figure 1



Figure 2

#### **PROCEDURE**

### **PNP Voltage Divider**

- 1. Consider the circuit of Figure 1 using Vee = 10 volts, R1 =  $10 \text{ k}\Omega$ , R2 =  $3.3 \text{ k}\Omega$ , Re =  $4.7 \text{ k}\Omega$  and Rc =  $5.6 \text{ k}\Omega$ . Using the approximation of a lightly loaded "stiff" voltage divider, determine the theoretical base, emitter and collector voltages, and record them in Table 1 (Theory).
- 2. Build the circuit of Figure 1 using Vee = 10 volts,  $R1 = 10 \text{ k}\Omega$ ,  $R2 = 3.3 \text{ k}\Omega$ ,  $Re = 4.7 \text{ k}\Omega$  and  $Rc = 5.6 \text{ k}\Omega$ . Measure the base, emitter and collector voltages and record them in the first row of Table 1 (Experimental).
- 3. Swap the transistor with the second transistor and repeat steps 1 and 2 using the second row of the table.
- 4. Swap the transistor with the third transistor and repeat steps 1 and 2 using the third row of the table.

### **Troubleshooting**

5. Consider each of the individual faults listed in Table 2 and estimate the resulting base, emitter and collector voltages. Introduce each of the individual faults in turn and measure and record the transistor voltages in Table 2.

#### **PNP LED Driver**

- 6. Consider the PNP saturating switch of Figure 2 using Vee = Vbb = 5 volts, Rb =  $4.7 \text{ k}\Omega$  and Rc =  $220 \Omega$ . Calculate the base and collector currents and record them in the first row of Table 3 (Theory). As the circuit is in saturation, the theoretical VCE is close to zero and may be found on the transistor data sheet via the VCE/IC saturation graph. Record this value in the first row of Table 3 as well.
- 7. Build the saturating switch of Figure 2 using Vee = Vbb = 5 volts, Rb =  $4.7 \text{ k}\Omega$  and Rc =  $220 \Omega$ . Measure and record the base and collector currents, and record the collector-emitter voltage in the first row of Table 3 (Experimental). Also compute and record the deviations between theory and experimental results.
- 8. Remove the base resistor from Vbb and connect it to ground. Without a base source potential, the circuit will be in cutoff. Determine the theoretical base and collector currents along with the collector- emitter voltage and record them in the second row of Table 3. Measure these parameters, record them in Table 3, and also compute and record the resulting deviations.
- 9. Reconnect the base resistor to the Vbb supply and swap in the second transistor. Repeat steps 3 and 4 using the next two rows of Table 3.
- 10. Reconnect the base resistor to the Vbb supply and swap in the third transistor. Repeat steps 3 and 4 using the final two rows of Table 3.

### Design

11. A simple way to program the LED current in the driver is by altering the collector resistor. First, measure the LED potential while it is lit. Assuming that the collector-emitter saturation

voltage is negligible, all of the power supply voltage will drop across the collector resistor when the LED is lit, with the exception of the LED voltage. Ohm's law can then be used to determine a resistance value for a desired target current. Compute the required value of resistance to achieve an LED current of 8 mA. Replace the collector resistor with the nearest value available and measure the resulting current. Record the appropriate values in Table 4.

### **DATA TABLES**

Table 1

| Transistor | V <sub>B Thry</sub> | V <sub>E Thry</sub> | V <sub>C Thry</sub> | V <sub>B Exp</sub> | V <sub>E Exp</sub> | V <sub>C Exp</sub> |
|------------|---------------------|---------------------|---------------------|--------------------|--------------------|--------------------|
| 1          |                     |                     |                     |                    |                    |                    |
| 2          |                     |                     |                     |                    |                    |                    |
| 3          |                     |                     |                     |                    |                    |                    |

Table 2

| Issue                 | $V_{B}$ | $V_{\rm E}$ | $\mathbf{v}_{\mathbf{c}}$ |
|-----------------------|---------|-------------|---------------------------|
| R <sub>2</sub> Short  |         |             |                           |
| R <sub>E</sub> Open   |         |             |                           |
| R <sub>C</sub> Short  |         |             |                           |
| R <sub>C</sub> Open   |         |             |                           |
| V <sub>CE</sub> Short |         |             |                           |
| V <sub>CE</sub> Open  |         |             |                           |

#### Table 3

| Vbb | I <sub>B Theory</sub> | I <sub>C Theory</sub> | V <sub>CE Theory</sub> | I <sub>B Exp</sub> | I <sub>C Exp</sub> | V <sub>CE Exp</sub> |
|-----|-----------------------|-----------------------|------------------------|--------------------|--------------------|---------------------|
| 5   |                       |                       |                        |                    |                    |                     |
| 0   |                       |                       |                        |                    |                    |                     |
| 5   |                       |                       |                        |                    |                    |                     |
| 0   |                       |                       |                        |                    |                    |                     |
| 5   |                       |                       |                        |                    |                    |                     |
| 0   |                       |                       |                        |                    |                    |                     |

#### Table 4

| R <sub>C</sub> Theory | R <sub>C</sub> Actual | $ m I_{C~Measured}$ |
|-----------------------|-----------------------|---------------------|
|                       |                       |                     |

## Questions

1. Is the PNP voltage divider circuit as stable as its NPN counterpart studied earlier?

| 2. | Compare the NPN voltage divider lab results to this PNP version. If the various transistor voltages are added together (e.g., NPN base voltage plus PNP base voltage), a constant results. What is the significance of this value and will it always work out in this fashion? Why/why not |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |                                                                                                                                                                                                                                                                                            |
| 3. | Do the troubleshooting faults presented in the PNP circuit produce similar transistor voltages compared to the same faults in the NPN version of the circuit? Why/why not?                                                                                                                 |
|    |                                                                                                                                                                                                                                                                                            |
| 4. | How does the operational logic of the PNP LED driver compare to the NPN version of the same circuit?                                                                                                                                                                                       |
|    |                                                                                                                                                                                                                                                                                            |
| 5. | Are the LED current design considerations the same as those of the NPN version?                                                                                                                                                                                                            |
|    |                                                                                                                                                                                                                                                                                            |

#### **COMMON EMITTER AMPLIFIER**

## Learning Objective

The objective of this exercise is to examine the characteristics of a common emitter amplifier, specifically voltage gain, input impedance and output impedance. A method for experimentally determining input and output impedance is investigated along with various potential troubleshooting issues.

#### THEORY OVERVIEW

An ideal common emitter amplifier simply multiples the input function by a constant value while also inverting the signal. The voltage amplification factor, Av, is largely a function of the AC load resistance at the collector and the internal emitter resistance, r'e. This internal resistance is, in turn, inversely proportional to the DC emitter current. Therefore, if the underlying bias is stable with changes in beta, the voltage gain will also be stable. The circuit will appear as an impedance to the signal source, Zin. This impedance is approximately equal to the base biasing resistor(s) in parallel with the impedance seen looking into the base (Zin(base)) which is approximately equal to  $\beta$  r'e. Consequently, the amplifier's input impedance may experience some variation with beta. In contrast, the circuit's output impedance as seen by the load is approximately equal to the DC collector biasing resistor.

From a practical standpoint, input and output impedance cannot be measured directly with an ohmmeter. This is because ohmmeters measure resistance by sending out a small "sensing" current. The DC bias and AC signal currents will interact with this current and produce an unreliable result. Instead, impedances can be measured indirectly through a voltage divider effect. That is, if the voltages of both legs of a voltage divider can be measured and the resistance of one of the legs is known, the remaining resistance may be determined using Ohm's law or the voltage divider rule.

## **EQUIPMENT**

| nodel:           | srn:                                      |
|------------------|-------------------------------------------|
| nodel:           | srn:                                      |
| nodel:           | srn:                                      |
| nodel:           | srn:                                      |
|                  |                                           |
| ctual:           |                                           |
| n<br>n<br>c<br>c | odel: odel: tual: tual: tual: tual: tual: |

## **SCHEMATICS**



Figure 1



Figure 2

#### **PROCEDURE**

### **DC Circuit Voltages**

- 1. Consider the circuit of Figure 1 using Vcc = 15 volts, Vee = -12 volts, Rs =  $10 \text{ k}\Omega$ , Rb =  $33 \text{ k}\Omega$ , Re =  $22 \text{ k}\Omega$ , Rc =  $15 \text{ k}\Omega$ , Rload =  $20 \text{ k}\Omega$ , C1 = C2 =  $10 \text{ \mu}F$  and C3 =  $470 \text{ \mu}F$ . Using the approximation of a negligible base voltage, determine the DC voltages at the base, emitter, and collector along with the collector current, and record these in Table 1.
- 2. Build the circuit of Figure 1 using Vcc = 15 volts, Vee = -12 volts, Rs =  $10 \text{ k}\Omega$ , Rb =  $33 \text{ k}\Omega$ , Re =  $22 \text{ k}\Omega$ , Rc =  $15 \text{ k}\Omega$ , Rload =  $20 \text{ k}\Omega$ , C1 = C2 =  $10 \text{ \mu}F$  and C3 =  $470 \text{ \mu}F$ . Make sure that the AC source is turned off or disconnected. Measure the DC voltages at the base, emitter, and collector along with the collector current, and record these in Table 1. Note, you may wish to use a transistor curve tracer or beta checker to get approximate values of beta for each of the three transistors to be used.

### **AC Circuit Voltages**

- 3. Based on the calculated collector current, determine the resulting theoretical r'e, Av, Zin and Zout, and record these in Table 2. Assume a beta of approximately 150 for the Zin calculation.
- 4. Continuing with the values in Table 2 and using an AC source voltage of a 40 mV peak-peak 1 kHz sine wave, compute the theoretical AC base, emitter and load voltages, and record them in Table 3 (Theory). Note that Rs will create a voltage divider effect with Zin, thus reducing the signal that reaches the base. This reduced signal is then multiplied by the voltage gain and appears at the collector.
- 5. Set the source to a 40 mV peak-peak 1 kHz sine wave and apply to the circuit. Using the oscilloscope, place one probe at the base and the second at the emitter. Record the resulting peak-peak voltages in the first row of Table 3 (Experimental). The oscilloscope inputs should be set for AC coupling with the bandwidth limit engaged. Capture an image of the oscilloscope display.

- 6. Move the second probe to the load and record its peak-peak value in the first row of Table 3. Also include whether the signal is in phase or out of phase with the base signal. Capture an image of the oscilloscope display.
- 7. Unhook the load resistor from the output capacitor and measure the resulting collector voltage (do not connect the output capacitor to ground-simply leave it dangling). Record this value in the final column of Table 3.
- 8. Reattach the load resistor. Swap the transistor with the second transistor and repeat steps 5 through 7 using the second row of Table 3.
- 9. Reattach the load resistor. Swap the transistor with the third transistor and repeat steps 5 through 7 using the third row of Table 3.
- 10. Using the measured base and collector voltages from Table 3, determine the experimental gain for each transistor. From these gains determine the experimental r'e. Using the source voltage, the measured base voltages and the source resistance, determine the effective input impedances via Ohm's law or the voltage divider rule. Finally, in similar manner and using the loaded and unloaded collector voltages along with the load resistor value, determine the experimental output impedances. Record these values in Table 4. Also determine and record the percent deviations.

#### **Troubleshooting**

11. Return the load resistor to the circuit. Consider each of the individual faults listed in Table 5 and estimate the resulting AC load voltage. Introduce each of the individual faults in turn and measure and record the load voltage in Table 5.

#### **Computer Simulation**

12. One issue with amplifiers is noise and ripple on the power supply. This will be directly coupled to output of the circuit via the collector resistor. Worse, this noise or ripple may be coupled into the base and then amplified along with the desired input signal. This can be an issue with amplifiers that use a voltage divider bias. One way to reduce this effect is to decouple the voltage divider from the base. This modification is shown in the circuit of Figure 2. Cb effectively shorts R2, sending power supply noise and ripple to ground instead of into the base. By itself this would also short the desired input signal so an extra resistor, R3 is added between the capacitor and the base. The input impedance of the circuit is approximately equal to R3 in parallel with  $\beta$  r'e. To show the effectiveness of this technique, build the circuit of Figure 2 in a simulator. Use values of Vin = 20 mV peak at 1 kHz, Vripple = 20 mV peak at 120 Hz, Vcc = 12 volts, Rs = 1 kΩ, R1 = 10 kΩ, R2 = 3.3 kΩ, R3 = 22 kΩ, Re =  $4.7 \text{ k}\Omega$ , Rc =  $3.3 \text{ k}\Omega$ , Rload =  $1 \text{ k}\Omega$ , Cin = Cout =  $10 \mu\text{F}$ , Cb =  $100 \mu\text{F}$  and Ce =  $470 \mu\text{F}$ . Run a Transient simulation and look at the load voltage. A very small low frequency variation should be noted. This is the 120 Hz ripple coupled in through the collector resistor. Alter the circuit by removing Cb and R3 to produce the basic voltage divider circuit (or more simply, set Cb and R3 to extremely small values such as pF and mΩ). Rerun the simulation. The load voltage should now show a much more obvious ripple contribution, thus showing how effective the power supply decoupling components can be.

Table 1

| VB Theory | VE Theory | VC Theory | IC Theory | VB Exp | VE Exp | VC Exp | IC Exp |
|-----------|-----------|-----------|-----------|--------|--------|--------|--------|
|           |           |           |           |        |        |        |        |

### Table 2

| r'e | $A_{\mathbf{v}}$ | Zin | Zout |
|-----|------------------|-----|------|
|     |                  |     |      |

### Table 3

| Transistor | VB Thry | VE Thry | VL Thry | VB Exp | VE Exp | VL Exp | Phase VL | VL No Load |
|------------|---------|---------|---------|--------|--------|--------|----------|------------|
| 1          |         |         |         |        |        |        |          |            |
| 2          |         |         |         |        |        |        |          |            |
| 3          |         |         |         |        |        |        |          |            |

### Table 4

| Transistor | A <sub>v</sub><br>Exp | r'e<br>Exp | Z <sub>in</sub><br>Exp | Z <sub>out</sub><br>Exp | %D<br>Av | %D<br>r'e | %D<br>Z <sub>in</sub> | %D<br>Z <sub>out</sub> |
|------------|-----------------------|------------|------------------------|-------------------------|----------|-----------|-----------------------|------------------------|
| 1          |                       |            |                        |                         |          |           |                       |                        |
| 2          |                       |            |                        |                         |          |           |                       |                        |
| 3          |                       |            |                        |                         |          |           |                       |                        |

### Table 5

| Issue                | V <sub>Load</sub> |
|----------------------|-------------------|
| R <sub>B</sub> Short |                   |
| C <sub>1</sub> Open  |                   |
| R <sub>C</sub> Short |                   |
| R <sub>C</sub> Open  |                   |
| R <sub>E</sub> Open  |                   |
| C <sub>2</sub> Open  |                   |
| C <sub>3</sub> Open  |                   |
| V <sub>CE</sub> Open |                   |

## Questions

1. Does the common emitter amplifier produce a considerable amplification effect and if so, are the results consistent across transistors?

| 2. | Does the common emitter amplifier produce a phase shift at the output and if so, is it affecte by the transistor beta?                        |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------|
|    | by the transistor beta:                                                                                                                       |
|    |                                                                                                                                               |
| 3. | If the collector and base voltages had been measured with the oscilloscope DC coupled, how would the measurements of Table 3 have changed?    |
|    |                                                                                                                                               |
| 4. | Does the value of the transistor beta play any role in setting the input impedance? Was a considerable variation in input impedance apparent? |
|    |                                                                                                                                               |

#### SWAMPED CE AMPLIFIER

## Learning Objective

The objective of this exercise is to examine the characteristics of a swamped common emitter amplifier, specifically the effects of swamping on voltage gain, input impedance and distortion.

#### THEORY OVERVIEW

As the signal current changes in a transistor, the total current flowing through the emitter changes along with it. As a result, these changes produce small changes in r'e which in turn changes the voltage gain. In other words, the gain changes throughout the signal producing slightly more or less gain at some points along the signal than others. These changes show up as a squashing or elongating of the positive and negative peaks of the output signal. Generally, these forms of waveform distortion are to be avoided.

Also, they tend to worsen as the output signal amplitude increases. A method of mitigating this distortion is to add AC resistance to the emitter portion of the circuit. This added resistance tends to buffer or "swamp out" the changes in r'e and therefore reduces the distortion. A side bonus is that Zin(base) will also be increased which will result in an increased Zin to the circuit. On the downside, the added resistance will lower the voltage gain. Consequently the swamped amplifier exhibits a lower gain but one of higher quality. In general, the larger the swamping resistance is compared to r'e, the greater the effects on distortion, gain and input impedance.

## **EQUIPMENT**

| (1) Dual adjustable DC power supply                   | model:  | srn: |
|-------------------------------------------------------|---------|------|
| (1) DMM                                               | model:  | srn: |
| (1) Dual channel oscilloscope                         | model:  | srn: |
| (1) Low distortion function generator                 | model:  | srn: |
| (1) Distortion analyzer                               | model:  | srn: |
| (1) Small signal transistor (2N3904)                  |         |      |
| (1) 220 $\Omega$ resistor $\frac{1}{4}$ watt          | actual: |      |
| (1) 1 k $\Omega$ resistor $\frac{1}{4}$ watt          | actual: |      |
| (1) $10 \text{ k} \Omega$ resistor $\frac{1}{4}$ watt | actual: |      |
| (1) 15 k $\Omega$ resistor $\frac{1}{4}$ watt         | actual: |      |
| (1) 20 k $\Omega$ resistor $\frac{1}{4}$ watt         | actual: |      |
| (1) 22 k $\Omega$ resistor $\frac{1}{4}$ watt         | actual: |      |
| (1) 33 k $\Omega$ resistor $\frac{1}{4}$ watt         | actual: |      |
| (2) 10 μF capacitors                                  | actual: |      |
| (1) 470 μF capacitor                                  | actual: |      |

## **SCHEMATIC**



Figure 1

## **PROCEDURE**

### **AC Circuit Voltages**

1. Consider the circuit of Figure 1 using Vcc = 15 volts, Vee = -12 volts, Rs = 10 k $\Omega$ , Rb = 33 k $\Omega$ , Re = 22 k $\Omega$ , Rsw1 = 220  $\Omega$ , Rsw2 = 1 k $\Omega$ , Rc = 15 k $\Omega$ , Rload = 20 k $\Omega$ , Cin = Cout = 10  $\mu$ F and

Ce=470  $\mu$ F. Using the approximation of a negligible DC base voltage, determine the DC collector current and r'e, and record these in Table 1. Using the r'e, calculate the expected  $Z_{in}$ ,  $Z_{in(base)}$ , and Av for the X, Y and Z connection points for Ce (shown at position X in the schematic). Record these in Table 2. If a transistor curve tracer or beta checker is not available to get an approximate value of beta for the transistor, estimate it at 150.

- 2. Build the circuit of Figure 1 using Vcc = 15 volts, Vee = -12 volts, Rs =  $10 \text{ k}\Omega$ , Rb =  $33 \text{ k}\Omega$ , Re= $22 \text{ k}\Omega$ , Rsw1 =  $220 \Omega$ , Rsw2 =  $1 \text{ k}\Omega$ , Rc =  $15 \text{ k}\Omega$ , Rload =  $20 \text{ k}\Omega$ , Cin = Cout =  $10 \mu\text{F}$  and Ce= $470\mu\text{F}$ . Connect Ce to postion X. Disconnect the signal source and check the DC transistor voltages to ensure that the circuit is biased correctly (note, the DC equivalent circuit is very similar to the ones used in the Emitter Bias Exercise and should exhibit similar DC voltage readings).
- 3. Using a 1 kHz sine wave setting, apply the signal source to the amplifier and adjust it to achieve a load voltage of 2 volts peak-peak.
- 4. Measure the AC peak-peak voltages at the source, the base, and the load, and record these in Table 3. The load waveforms may exhibit some asymmetry due to distortion so be sure to record the peak- peak voltage not the peak. If asymmetry is observed between the positive and negative peaks, make a note of it. Also, capture images of the oscilloscope displays ( $V_s$  with  $V_b$  and  $V_b$  with  $V_{load}$ ).
- 5. Set the distortion analyzer to 1 kHz and % total harmonic distortion (% THD). Apply it across the load and record the resulting reading in the final column of Table 3.
- 6. Remove the distortion analyzer and connect Ce to position Y instead of X. Repeat steps 3, 4 and 5.
- 7. Remove the distortion analyzer and connect Ce to point Z instead of Y. Repeat steps 3, 4 and 5.
- 8. Using the measured base and load voltages from Table 3, determine the experimental gain for the transistor. Using the measured source and base voltages along with the source resistance, determine the effective input impedances via Ohm's law or the voltage divider rule. Record these values in Table 4. Also determine and record the percent deviations.

#### **Computer Simulation**

9. Build the circuit in a simulator and run three sets of simulations, one for each of the three Ce positions. For each trial, set the AC source voltage to the value measured in Table 3 (VS Exp). Run a Transient Analysis and inspect the voltages at the base and load. The AC source voltage may have to be adjusted slightly to achieve the desired the desired 2 volt peak-peak load voltage. Record these values in Table 5. Run the Distortion or Fourier Analysis at the load and record the resulting THD value in Table 5 as well.

| Table 1        |  |  |  |  |
|----------------|--|--|--|--|
| I <sub>C</sub> |  |  |  |  |
| r'e            |  |  |  |  |

### Table 2

| Position | A <sub>v Theory</sub> | Zin(Base) Theory | Zin Theory |
|----------|-----------------------|------------------|------------|
| X        |                       |                  |            |
| Y        |                       |                  |            |
| Z        |                       |                  |            |

# Table 3

| Position | V <sub>S Exp</sub> | V <sub>B Exp</sub> | V <sub>L Exp</sub> | % THD |
|----------|--------------------|--------------------|--------------------|-------|
| X        |                    |                    |                    |       |
| Y        |                    |                    |                    |       |
| Z        |                    |                    |                    |       |

# Table 4

| Position | A <sub>v Exp</sub> | Z <sub>in Exp</sub> | %Dev A <sub>v</sub> | %Dev Z <sub>in</sub> |
|----------|--------------------|---------------------|---------------------|----------------------|
| X        |                    |                     |                     |                      |
| Y        |                    |                     |                     |                      |
| Z        |                    |                     |                     |                      |

### Table 5

| Position | V <sub>S Sim</sub> | V <sub>B Sim</sub> | V <sub>L Sim</sub> | % Distortion |
|----------|--------------------|--------------------|--------------------|--------------|
| X        |                    |                    |                    |              |
| Y        |                    |                    |                    |              |
| Z        |                    |                    |                    |              |

| Questi | ons                                                                            |
|--------|--------------------------------------------------------------------------------|
| 1.     | In summary, what are the effects of swamping?                                  |
|        |                                                                                |
|        |                                                                                |
| 2.     | Is the change in voltage gain directly proportional to the amount of swamping? |

| • | Is the change in input impedance directly proportional to the amount of swamping?                                                               |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------|
|   |                                                                                                                                                 |
|   |                                                                                                                                                 |
| • | Is the change in distortion directly proportional to the amount of swamping?                                                                    |
|   |                                                                                                                                                 |
|   |                                                                                                                                                 |
|   |                                                                                                                                                 |
| • | Are THD levels below 1% easily discerned on a simple oscilloscope display?                                                                      |
|   |                                                                                                                                                 |
|   |                                                                                                                                                 |
|   |                                                                                                                                                 |
| • | Why is it important that the load voltage be set to the same value in each of the three trials instead of setting the source to the same value? |
|   |                                                                                                                                                 |
|   |                                                                                                                                                 |

#### **EMITTER BIAS**

# Learning Objective

The objective of this exercise is to examine the two supply emitter bias topology and determine whether or not it produces a stable Q point. Various potential troubleshooting issues are also explored.

#### THEORY OVERVIEW

One of the problems with simpler biasing schemes such as the base bias is that the Q point (IC and VCE) will fluctuate with changes in beta. This will result in inconsistent circuit performance. If a fixed voltage can be developed across an emitter resistor, a stable Q point will result. To obtain this fixed emitter resistor voltage, a negative voltage supply may be connected to the low side of the emitter resistor instead of connecting that resistor to ground. The transistor's base is then simply connected back to ground via a single resistor. If this base resistance is relatively small, the base voltage will be close to zero as only the base current flows through it. Consequently, almost all of the negative emitter supply will drop across the emitter resistor, with the exception of the single base-emitter potential. This will result in a stable emitter current, and by extension, stable collector current and collector-emitter voltage. As beta varies, this change will be reflected in a change in base current. This can result in large percentage changes in base voltage; however, the magnitude of the base potential will remain small, and thus, inconsequential.

# **EQUIPMENT**

| (1) Dual adjustable DC power supply           | model:  | srn: |
|-----------------------------------------------|---------|------|
| (1) DMM                                       | model:  | srn: |
| (3) Small signal transistors (2N3904)         |         |      |
| (1) 15 k $\Omega$ resistor $\frac{1}{4}$ watt | actual: |      |
| (1) 22 k $\Omega$ resistor $\frac{1}{4}$ watt | actual: |      |
| (1) 33 k $\Omega$ resistor $\frac{1}{4}$ watt | actual: |      |



Figure 1

#### **PROCEDURE**

#### **DC Load Line**

1. Consider the circuit of Figure 1 using Vcc = 15 volts, Vee = -12 volts, Rb =  $33 \text{ k}\Omega$ , Re =  $22 \text{ k}\Omega$  and Rc =  $15 \text{ k}\Omega$ . Using the approximation of a negligible base voltage, determine the ideal end points of the DC load line and the Q point, and record these in Table 1.

#### **Circuit Voltages and Beta**

- 2. Continuing with the component values indicated in step one, compute the theoretical emitter and collector voltages, and record them in Table 2 (Theory). For the theoretical base voltage entry, assume a beta of approximately 150 and determine the base current and voltage from the theoretical collector current recorded in the Table 1.
- 3. Build the circuit of Figure 1 using Vcc = 15 volts, Vee = -12 volts, Rb =  $33 \text{ k}\Omega$ , Re =  $22 \text{ k}\Omega$  and Rc =  $15 \text{ k}\Omega$ . Measure the base, emitter and collector voltages and record them in the first row of Table 2 (Experimental). Compute the deviations between theoretical and experimental and record these in the first row of Table 2 (% Deviation).
- 4. Measure the base and collector currents and record these in the first row of Table 3. Based on these, compute and record the experimental beta as well.
- 5. Swap the transistor with the second transistor and repeat steps 3 and 4 using the second rows of the tables.

6. Swap the transistor with the third transistor and repeat steps 3 and 4 using the third rows of the tables.

#### **DESIGN**

7. The collector voltage of the circuit can be altered by a variety of means including changing the collector resistance. If the emitter supply and resistance are held constant, the collector voltage is determined by the collector resistance and the collector supply. Redesign the circuit to achieve a collector voltage of approximately 10 volts. Obtain a resistor close to this value, swap out the original collector resistor and measure the resulting voltage. Record the appropriate values in Table 4.

#### **Troubleshooting**

8. Return the original collector resistor to the circuit. Consider each of the individual faults listed in Table 5 and estimate the resulting base, emitter and collector voltages. Introduce each of the individual faults in turn and measure and record the transistor voltages in Table 5.

#### **Computer Simulation**

9. Build the circuit of Figure 1 in a simulator. Run a DC simulation and record the resulting transistor voltages in Table 6.

Table 1

| V <sub>CE</sub> (Cutoff) |  |
|--------------------------|--|
| I <sub>C</sub> (Sat)     |  |
| $V_{CEQ}$                |  |
| I <sub>CQ</sub>          |  |

Table 2

| Transistor | V <sub>B Theory</sub> | V <sub>E Theory</sub> | V <sub>C Theory</sub> | $V_{B Exp}$ | $V_{E  Exp}$ | V <sub>C Exp</sub> | %D V <sub>B</sub> | %D V <sub>E</sub> | %D V <sub>C</sub> |
|------------|-----------------------|-----------------------|-----------------------|-------------|--------------|--------------------|-------------------|-------------------|-------------------|
| 1          |                       |                       |                       |             |              |                    |                   |                   |                   |
| 2          |                       |                       |                       |             |              |                    |                   |                   |                   |
| 3          |                       |                       |                       |             |              |                    |                   |                   |                   |

Table 3

| Transistor | $I_{\mathbf{B}}$ | $I_{C}$ | β |
|------------|------------------|---------|---|
| 1          |                  |         |   |
| 2          |                  |         |   |
| 3          |                  |         |   |

Table 4

| R <sub>C Theory</sub> | R <sub>C Actual</sub> | V <sub>C Measured</sub> |
|-----------------------|-----------------------|-------------------------|
|                       |                       |                         |

Table 5

| Issue                | VB | VE | VC |
|----------------------|----|----|----|
| R <sub>B</sub> Short |    |    |    |
| R <sub>B</sub> Open  |    |    |    |
| R <sub>C</sub> Short |    |    |    |
| R <sub>C</sub> Open  |    |    |    |
| R <sub>E</sub> Open  |    |    |    |
| V <sub>CE</sub> Open |    |    |    |

# Table 6

| V <sub>B Sim</sub> |  |
|--------------------|--|
| V <sub>E Sim</sub> |  |
| V <sub>C Sim</sub> |  |

| $\sim$ |           |
|--------|-----------|
|        | uestions  |
|        | aucoulono |

|    | region?                                                                                                          |
|----|------------------------------------------------------------------------------------------------------------------|
|    |                                                                                                                  |
|    |                                                                                                                  |
| 2. | Based on the results of Tables 2 and 3, does the circuit achieve a stable operating point when compared to beta? |
|    |                                                                                                                  |
|    |                                                                                                                  |

| 4. | Using the original circuit, determine a new value for the emitter resistance that will yield half of the quiescent collector current recorded in Table 1. |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |                                                                                                                                                           |
|    |                                                                                                                                                           |

# FREQUENCY LIMITS

# Learning Objective

This exercise focuses on the analysis of the frequency limits of a transistor amplifier. The elements contributing to both the lower and upper limits of frequency performance are examined, thus defining the midband region of the circuit.

#### THEORY OVERVIEW

As the signal frequency extends to very high or very low frequencies, capacitive effects on gain can no longer be ignored or idealized as shorts or opens. At low frequencies, coupling and bypass capacitors in conjunction with surrounding resistance create lead networks that cause a reduction in voltage gain. At higher frequencies, small shunting capacitances associated with individual devices and circuit wiring create lag networks. These will also create a reduction in voltage gain. In general, the highest critical frequency among the lead networks creates the amplifier's lower limit frequency, f1. In contrast, the lowest critical frequency among the lag networks creates the amplifier's upper limit frequency, f2. These points are defined as the half-power points and can be determined experimentally by finding those frequencies at which the output voltage (and hence, voltage gain) has fallen to 70.7% of the midband value. The values are found theoretically by Thevenizing the circuitry around the capacitor in question, reducing it to a single resistance, and solving for the critical frequency, f<sub>c</sub>.

### **EQUIPMENT**

| (1) Dual adjustable DC power supply                                | model:  | srn: |
|--------------------------------------------------------------------|---------|------|
| (1) DMM                                                            | model:  | srn: |
| (1) Dual channel oscilloscope                                      | model:  | srn: |
| (1) Function generator                                             | model:  | srn: |
| (1) Small signal transistor (2N3904)                               |         |      |
| (1) $10 \text{ k} \Omega$ resistor $\frac{1}{4}$ watt              | actual: |      |
| (1) 15 k $\Omega$ resistor $\frac{1}{4}$ watt                      | actual: |      |
| (1) 20 k $\Omega$ resistor $\frac{1}{4}$ watt                      | actual: |      |
| (1) 33 k $\Omega$ resistor ¼ watt(1) 15 k $\Omega$ resistor ¼ watt | actual: |      |
| (1) 2.2 nF capacitor                                               | actual: |      |
| (1) 10 nF capacitor                                                | actual: |      |
| (2) 10 μF capacitors                                               | actual: |      |
| (1) 470 μF capacitor                                               | actual: |      |

#### **SCHEMATIC**



Figure 1

### **PROCEDURE**

# Midband Response

1. The circuit of Figure 1 is the same as the one used in the Common Emitter Amplifier exercise. The values used were Vcc = 15 volts, Vee = -12 volts, Rs = 10 k $\Omega$ , Rb = 33 k $\Omega$ , Re = 22 k $\Omega$ ,Rc= 15 k $\Omega$ , Rload = 20 k $\Omega$ , C1 = C2 = 10  $\mu$ F and C3 = 470  $\mu$ F. It was shown that the amplifier produced considerable voltage at 1 kHz. Build the circuit using these values and verify that it is operating correctly by setting Vin to a 40 mV peak-peak sine wave at 1 kHz and measuring Vout. Compute the voltage gain and record these two values in Table 1.

2. Compute the expected critical frequencies of the input and output coupling networks along with the emitter bypass network and record the values in Table 2. Include the Thevenized resistance for each equivalent circuit.

# **Lower Frequency Limit**

- 3. The input coupling network can be made clearly dominant by replacing C1 with a smaller value. Decreasing C1 from 10  $\mu$ F to 10 nF will increase its critical frequency by a factor of 1000. Replace C1 with this value.
- 4. Set the AC source voltage to a 40 mV peak-peak 10 kHz sine wave. Note the output level at the load. Sweep the frequency between 5 kHz and 20 kHz to verify that the gain is stable. Decrease the input frequency until the load signal drops to 70.7% of the 10 kHz level. Record this value in Table 3.
- 5. The output network may be examined in a similar fashion. Return C1 to  $10 \mu F$ , replace C2 with a 10 nF and repeat step 4.
- 6. Return C2 to the original 10 μF capacitor before proceeding.

#### **Upper Frequency Limit**

- 7. The upper frequency limit is controlled by small device and wiring capacitances that will vary with the precise components used and the circuit layout. To minimize potential errors, a large load capacitance can be shunted across Rload to bring the critical frequency down to an easily managed frequency. This could also represent the effect of cable capacitance.
- 8. Place a 2.2 nF capacitor across the load. Compute the effective resistance of the lag network and its corresponding critical frequency in Table 4.
- 9. Set the AC source voltage to a 40 mV peak-peak 1 kHz sine wave. Note the output level at the load. Sweep the frequency around 1 kHz to verify that the gain is stable. Increase the input frequency until the load signal drops to 70.7% of the 1 kHz level. Record this value in Table 4.

#### **Computer Simulation**

10. Perform an AC Analysis (Bode plot) of the amplifier using the original capacitor values and for the three variations. Plot the gain from 1 Hz to 10 MHz for the original circuit and from 10 Hz to 100 kHz for the three variations. Compare the simulated results to the experimental values.

Table 1

| V <sub>in</sub> | V <sub>out</sub> | $A_{ m v}$ |
|-----------------|------------------|------------|
|                 |                  |            |

### Table 2

| Network | R <sub>thev</sub> | f <sub>c</sub> |
|---------|-------------------|----------------|
| Input   |                   |                |
| Output  |                   |                |
| Bypass  |                   |                |

Table 3

| Capacitor             | f <sub>c</sub> Theory | f <sub>c</sub> Exp | %Dev |
|-----------------------|-----------------------|--------------------|------|
| C <sub>1</sub> =10 nF |                       |                    |      |
| C <sub>2</sub> =10 nF |                       |                    |      |

Table 4

| R <sub>out</sub> | f <sub>out</sub> Theory | f <sub>out</sub> Exp | %Dev |
|------------------|-------------------------|----------------------|------|
|                  |                         |                      |      |

# Questions

| 1. | What effect might resistor and capacitor tolerance have on critical frequencies?           |
|----|--------------------------------------------------------------------------------------------|
|    |                                                                                            |
|    |                                                                                            |
| ,  |                                                                                            |
| ,  |                                                                                            |
| 2. | Does beta variation have an impact on frequency response? If so, how?                      |
|    |                                                                                            |
| •  |                                                                                            |
|    |                                                                                            |
| 3. | Explain the possible effects of load impedance on the frequency response of the amplifier. |
|    |                                                                                            |
|    |                                                                                            |
|    |                                                                                            |
|    |                                                                                            |

#### **VOLTAGE FOLLOWER**

# Learning Objective

The objective of this exercise is to examine the characteristics of a voltage follower, specifically an emitter follower using a Darlington pair. Voltage gain, input impedance and distortion will all be examined.

#### THEORY OVERVIEW

The function of a voltage follower is to present a high input impedance and a low output impedance with a non-inverting gain of one. This allows the load voltage to accurately track or follow the source voltage in spite of a large source/load impedance mismatch. Ordinarily this mismatch would result in a large voltage divider loss. Consequently, followers are often used to drive a low impedance load or to match a high impedance source. While typical laboratory sources exhibit low internal impedances, some circuits and passive transducers can exhibit quite high internal impedances. For example, electric guitar pickups can exhibit in excess of  $10 \text{ k} \Omega$  at certain frequencies. Although the voltage gain may be approximately one, current gain and power gain can be quite high, especially if a Darlington pair is used. Besides unity voltage gain and a high Zin and low Zout, followers also tend to exhibit low levels of distortion.

The Darlington pair effectively produces a "beta times beta" effect by feeding the emitter current of one device into the base of a second transistor. This also produces the effect of doubling both the effective VBE and r'e.

# **EQUIPMENT**

| (1) Dual adjustable DC power supply            | model:  | srn: |
|------------------------------------------------|---------|------|
| (1) DMM                                        | model:  | srn: |
| (1) Dual channel oscilloscope                  | model:  | srn: |
| (1) Low distortion function generator          | model:  | srn: |
| (1) Distortion analyzer                        | model:  | srn: |
| (2) Small signal transistors (2N3904)          |         |      |
| (1) 220 $\Omega$ resistor $\frac{1}{4}$ watt   | actual: |      |
| (1) 1 k $\Omega$ resistor $\frac{1}{4}$ watt   | actual: |      |
| (1) 22 k $\Omega$ resistor $\frac{1}{4}$ watt  | actual: |      |
| (1) 470 k $\Omega$ resistor $\frac{1}{4}$ watt | actual: |      |
| (1) 10 μF capacitor                            | actual: |      |
| (1) 470 μF capacitor                           | actual: |      |



Figure 1

#### **PROCEDURE**

- 1. Consider the circuit of Figure 1 using Vcc = 5 volts, Vee = -12 volts, Rs = 22 k $\Omega$ , Rb = 470 k $\Omega$ , Re = 1 k $\Omega$ , Rload = 220  $\Omega$ , Cin = 10  $\mu$ F and Ce = 470  $\mu$ F. Using the approximation of a negligible DC base voltage, determine the DC collector current and r'e, and record these in Table 1. Using the r'e, calculate the expected Zin, Zin(base), Zout and Av. Record these in Table 2. If a transistor curve tracer or beta checker is not available to get an approximate value of beta for the transistors, estimate the pair at 10,000.
- 2. Build the circuit of Figure 1 using Vcc = 5 volts, Vee = -12 volts, Rs =  $22 \text{ k}\Omega$ , Rb =  $470 \text{ k}\Omega$ , Re= $1\text{k}\Omega$ , Rload =  $220 \Omega$ , Cin =  $10 \mu\text{F}$  and Ce =  $470 \mu\text{F}$ . Disconnect the signal source and check the DC transistor voltages to ensure that the circuit is biased correctly. (Note: The base should be close to zero while the emitter will be two VBE drops less, or about -1.4 VDC.)
- 3. Using a 1 kHz sine wave setting, apply the signal source to the amplifier and adjust it to

- achieve a source voltage of 2 volts peak-peak (i.e., to the left of Rs).
- 4. Measure the AC peak-peak voltages at the source, the base, and the load, and record these in Table 3. Also note the phase of the load voltage compared to the source. If distortion asymmetry is observed between the positive and negative peaks, make a note of it. Also, capture images of the oscilloscope displays (Vs with Vb and Vb with Vload).
- 5. Set the distortion analyzer to 1 kHz and % total harmonic distortion (% THD). Apply it across the load and record the resulting reading in Table 3.
- 6. Finally, unhook (i.e., open) the load and measure the resulting load voltage. Record this in the final column of Table 3.
- 7. Using the measured base and load voltages from Table 3, determine the experimental gain for the circuit. Using the measured source and base voltages along with the source resistance, determine the effective input impedance via Ohm's law or the voltage divider rule. In similar fashion, using the loaded and unloaded load voltages along with the load resistance, determine the effective output impedance. Record these values in Table 4. Also determine and record the percent deviations.

#### **Troubleshooting**

8. Return the load resistor to the circuit. Consider each of the individual faults listed in Table 5 and estimate the resulting AC load voltage. Introduce each of the individual faults in turn and measure and record the load voltage in Table 5.

### **Computer Simulation**

9. Build the circuit in a simulator and run a Transient Analysis. Use a 1 kHz 1 volt peak sine for the source. Inspect the voltages at the source, base and load. Record these values in Table 6. Run the Distortion or Fourier Analysis at the load and record the resulting THD value in Table 6.

Table 1

IC

r'e

Table 2

| Av Theory | Zin(Base) Theory | Zin Theory | Zout Theory |
|-----------|------------------|------------|-------------|
|           |                  |            |             |

Table 3

| $V_{SExp}$ | $V_{B\ Exp}$ | $V_{L \; Exp}$ | Phase V <sub>L</sub> | % THD | V <sub>L No Load</sub> |
|------------|--------------|----------------|----------------------|-------|------------------------|
|            |              |                |                      |       |                        |

Table 4

| A <sub>v Exp</sub> | Z <sub>in Exp</sub> | Zout Exp | %Dev A <sub>v</sub> | %Dev Z <sub>in</sub> | %Dev<br>Z <sub>out</sub> |
|--------------------|---------------------|----------|---------------------|----------------------|--------------------------|
|                    |                     |          |                     |                      |                          |

Table 5

| Issue                   | $ m V_{Load}$ |
|-------------------------|---------------|
| R <sub>b</sub> Short    |               |
| C <sub>in</sub> Open    |               |
| R <sub>e</sub> Open     |               |
| C <sub>e</sub> Open     |               |
| R <sub>Load</sub> Short |               |
| V <sub>CE</sub> Open    |               |
| V <sub>CC</sub> Open    |               |

Table 6

| V <sub>S Sim</sub> | V <sub>B</sub> Sim | V <sub>L</sub> Sim | % Distortion |
|--------------------|--------------------|--------------------|--------------|
|                    |                    |                    |              |

| $\sim$ | . •      |
|--------|----------|
|        | uestions |
| $\sim$ | ucstions |

| 1. | Would the results of this exercise have been considerably different if the load had been ten times larger? What does that say about the performance of the circuit? |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |                                                                                                                                                                     |
|    |                                                                                                                                                                     |
| 2. | If the 22 k source had been directly connected to the 220 load without the follower in between, what would be the load voltage?                                     |
|    |                                                                                                                                                                     |
|    |                                                                                                                                                                     |
|    |                                                                                                                                                                     |

| 4. | How would the circuit parameters change if a Darlington pair had not been used? |
|----|---------------------------------------------------------------------------------|
|    |                                                                                 |
| ,  |                                                                                 |

#### **CLASS A POWER ANALYSIS**

# Learning Objective

The objective of this exercise is to examine large signal class A operation. A voltage follower will be investigated by plotting the AC load line and determining output compliance, maximum load power, supplied DC power and efficiency. The effects of clipping will be noted.

#### THEORY OVERVIEW

The maximum output signal, or compliance, of a class A amplifier is determined by its AC load line. The maximum peak level is determined by the smaller of VCEQ and ICQ · rLoad. If either of these levels is hit, the output signal will begin to clip causing greatly increased distortion. Knowing this voltage and the load resistance, the maximum load power may be determined. Dividing this power by the total supplied DC power will yield the efficiency. The maximum theoretical efficiency of an RC coupled class A amplifier is 25% although real-world circuits may be far less. In fact, the power dissipation of the transistor itself (PDQ) may be greater than the maximum load power, clearly not a desirable condition. Note that the total supplied power is the product of the total supplied voltage and the average total current. In a class A amplifier that is not clipping, the average supplied current is equal to the quiescent DC current. In the case of a dual supply emitter biased circuit, this is simply the collector current and can be measured with a DC ammeter.

#### **EQUIPMENT**

| (1) Dual adjustable DC power supply          | model:  | srn: |
|----------------------------------------------|---------|------|
| (1) DMM                                      | model:  | srn: |
| (1) Dual channel oscilloscope                | model:  | srn: |
| (1) Low distortion function generator        | model:  | srn: |
| (1) Distortion analyzer                      | model:  | srn: |
| (2) Small signal transistors (2N3904)        |         |      |
| (1) 100 $\Omega$ resistor $\frac{1}{4}$ watt | actual: |      |
| (1) 1 $\Omega$ resistor $\frac{1}{4}$ watt   | actual: |      |
| (1) 47 $\Omega$ resistor $\frac{1}{4}$ watt  | actual: |      |
| (1) 470 μF capacitor                         | actual: |      |



Figure 1

#### **PROCEDURE**

#### **AC Load Line and Power Analysis**

- 1. Consider the circuit of Figure 1 using Vcc=5 volts, Vee=-12 volts, Rb=47 k $\Omega$ , Re=1 k $\Omega$ , Rload=100  $\Omega$  and Ce=470  $\mu F$ . Determine the theoretical ICQ, VCEQ, vCE(cutoff) and iC(sat), and record these in Table 1. It is helpful to plot the AC load line for step three. Note that the collector-emitter saturation voltage for a Darlington pair cannot be assumed to be 0 volts, and may be closer to one volt, thus reducing the expecting voltage swing toward the saturation point. It is also worth noting that this amplifier has a direct coupled input (i.e., no input capacitor is required due to the very small DC base voltage).
- 2. Build the circuit of Figure 1 using Vcc = 5 volts, Vee = -12 volts, Rb =  $47 \text{ k}\Omega$ , Re =  $1 \text{ k}\Omega$ , Rload= $100 \Omega$  and Ce =  $470 \mu$ F. Disconnect the signal source and measure the DC transistor voltages to ensure the circuit is biased correctly. Record VCEQ and ICQ in Table 1 (Experimental).
- 3. Based on the data recorded in Table 1, determine the theoretical maximum unclipped load

voltage (compliance) and record it in Table 2. Based on this, determine the maximum load power and record it Table 2 as well. Also determine and record the expected values for the quiescent power dissipation of the transistor (PDQ), the supplied DC current and power, and the resulting efficiency.

- 4. Using a 1 kHz sine wave setting, apply the signal source to the amplifier and adjust it to achieve a load voltage that just begins to clip. Reduce the amplitude slightly to produce a clean, unclipped wave. Record this level as the experimental compliance in Table 2. From this, determine and record the experimental maximum load power. Also, capture an image of the oscilloscope display.
- 5. Insert an ammeter in the collector and measure the resulting current with the signal still set for maximum unclipped output. Record this in Table 2 as Isupplied (Experimental).
- 6. Using the data already recorded, determine and record the experimental PDQ, PSupplied, and η. Finally, determine the deviations for Table 2.

#### **Clipping and Distortion**

- 7. Increase the signal until both peaks begin to clip. Record these clipping levels in Table 3. Make sure the oscilloscope is DC coupled for this measurement as any offset is important. Compare these peaks to those predicted by the AC load line. Also, capture an image of the oscilloscope display.
- 8. Decrease the signal level so that it is about 90% of the maximum unclipped level. Set the distortion analyzer to 1 kHz and % total harmonic distortion (% THD). Apply it across the load and record the resulting reading in Table 4 (Normal). Increase the signal by about 20% so that one of the peaks is obviously clipped and take a second distortion reading, recording it Table 4 (Clipped).

#### **Computer Simulation**

8. Build the circuit in a simulator and run a Transient Analysis. Use a 1 kHz 7 volt peak sine for the source. Inspect the voltage at the load. Record the peak clip points in Table 5. Reduce the input signal so that clipping disappears. Run the Distortion or Fourier Analysis at the load and record the resulting THD value in Table 5.

Table 1

|             | Theory | Experimental |
|-------------|--------|--------------|
| ICQ         |        |              |
| VCEQ        |        |              |
| iC(sat)     |        | X            |
| vCE(cutoff) |        | X            |

### Table 2

|            | Theory | Experimental | % Deviation |
|------------|--------|--------------|-------------|
| Compliance |        |              |             |
| PLoad(max) |        |              |             |
| ISupplied  |        |              |             |
| PDQ        |        |              |             |
| PSupplied  |        |              |             |
| η          |        |              |             |

# Table 3

| Positive Clip |  |
|---------------|--|
| Negative Clip |  |

# Table 4

| %THD Normal  |  |
|--------------|--|
| %THD Clipped |  |

# Table 5

| Positive Clip | Negative Clip | % Distortion |
|---------------|---------------|--------------|
|               |               |              |

| Questions                                                                                                                                         |
|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Does the maximum load power compare favorably to the supplied DC power and the transistor's power dissipation? That is, is the circuit efficient? |
|                                                                                                                                                   |
|                                                                                                                                                   |
|                                                                                                                                                   |
| How does the THD level of the clipped signal compare to that of the unclipped signal?                                                             |
|                                                                                                                                                   |
|                                                                                                                                                   |
|                                                                                                                                                   |
| How well do the clip levels measured and simulated compare to the predicted AC load line?                                                         |

| How would the circuit performance change if a Darlington pair had not been used? Would this affect the AC load line? |
|----------------------------------------------------------------------------------------------------------------------|
|                                                                                                                      |
|                                                                                                                      |
|                                                                                                                      |
|                                                                                                                      |
|                                                                                                                      |
|                                                                                                                      |
|                                                                                                                      |
|                                                                                                                      |
|                                                                                                                      |
|                                                                                                                      |
|                                                                                                                      |
| Would increasing the Vcc supply increase the output compliance? Why/why not?                                         |
| would increasing the vec supply increase the output comphance: why/why not:                                          |
|                                                                                                                      |
|                                                                                                                      |
|                                                                                                                      |
|                                                                                                                      |
|                                                                                                                      |
|                                                                                                                      |
|                                                                                                                      |
|                                                                                                                      |
|                                                                                                                      |
|                                                                                                                      |
|                                                                                                                      |
|                                                                                                                      |
|                                                                                                                      |

#### **CLASS B POWER ANALYSIS**

# Learning Objective

The objective of this exercise is to examine large signal class B operation. A voltage follower will be investigated to determine output compliance, maximum load power, supplied DC power and efficiency. The effects of crossover distortion will be noted by comparing resistor and diode biasing schemes.

#### THEORY OVERVIEW

The maximum output signal, or compliance, of a class B amplifier is determined by its AC load line. The peak to peak compliance is roughly equal to the total DC supply voltage(s). As two output devices are used, each conducting for half of the cycle, the quiescent current can remain low, unlike a class A amplifier. This results in vastly improved efficiency, theoretically up to 78.5%. The switchover from one transistor to the other is problematic and can result in crossover or notch distortion. To alleviate this, the transistors are given a small idle current so that each base-emitter junction is just about fully on. While resistors can be used to create this bias, trying to match the linear current-voltage characteristic of a resistor to the logarithmic characteristic of a PN junction is tricky. Consequently, another PN junction, namely a diode, is used instead. The diode will result in a more stable circuit which produces less notch distortion.

#### **EQUIPMENT**

| (1) Dual adjustable DC power supply            | model:  | srn: |
|------------------------------------------------|---------|------|
| (1) DMM                                        | model:  | srn: |
| (1) Dual channel oscilloscope                  | model:  | srn: |
| (1) Low distortion function generator          | model:  | srn: |
| (1) Distortion analyzer                        | model:  | srn: |
| (1) Small signal NPN transistor (2N3904        | 4)      |      |
| (1) Small signal PNP transistor (2N3906)       | )       |      |
| (2) Switching diodes (1N914 or 1N4148)         | )       |      |
| (1) 100 $\Omega$ resistor $\frac{1}{4}$ watt   | actual: |      |
| (2) 220 $\Omega$ resistor $\frac{1}{4}$ watt   | actual: |      |
| (2) 2.2 k $\Omega$ resistor $\frac{1}{4}$ watt | actual: |      |
| (2) 10 μF capacitor                            | actual: |      |
| (1) 100 μF capacitor                           | actual: |      |



Figure 1



Figure 2



Figure 3

#### **PROCEDURE**

#### **Resistor versus Diode Bias and Crossover Distortion**

- 1. Consider the circuit of Figure 1 using Vcc = 6 volts, R1 = R2 =  $2.2 \text{ k}\Omega$ , R3 = R4 =  $220 \Omega$ , Rload =  $100 \Omega$ , C1 = C2 =  $10 \mu$ F and C3 =  $100 \mu$ F. Ideally this circuit will produce a compliance of just under 6 volts peak-peak.
- 2. Build the circuit of Figure 1 using Vcc = 6 volts, R1 = R2 =  $2.2 \text{ k}\Omega$ , R3 = R4 =  $220 \Omega$ , Rload =  $100\Omega$ , C1 = C2 =  $10 \mu$ F and C3 =  $100 \mu$ F. Disconnect the signal source and insert an ammeter into the collector of Q1. Record ICQ in Table 1.
- 3. Connect the signal source and apply a 1 kHz sine at 2 volts peak. Look at the load voltage and capture the oscilloscope image. There should be considerable notch or crossover distortion.
- 4. Cycle through the remaining supply voltages in Table 1, repeating steps 2 and 3. Only images of the first and last trials need be captured. As the bias current increases, the notch distortion should decrease.
- 5. Replace R3 and R4 with switching diodes, as shown in Figure 2. Repeat steps 2 through 4 using this circuit and Table 2. Overall, the superior matching of the diodes to the transistors should result in decreased notch distortion.

#### **Dual Supply and Power Analysis**

6. Add the negative power supply so that the circuit now appears as Figure 3. Set the power supplies to  $\pm -6$  volts DC. This should produce similar bias and amplification results to the single 12 volt supply circuit of Figure 2. Although the output coupling capacitor is no longer needed (one advantage of the dual supply topology), leave it in for safety sake.

- 7. Based on the ICQ recorded for the 12 volt supply in Table 2, determine the theoretical PDQ. Also determine the expected compliance, PLoad(max), Isupplied, Psupplied and efficiency. Record these values in the Theoretical column of Table 3.
- 8. Apply the signal source to the amplifier and adjust it to achieve a load voltage that just begins to clip. Reduce the amplitude slightly to produce a clean, unclipped wave. Record this level as the experimental compliance in Table 3. From this, determine and record the experimental maximum load power. Also, capture an image of the oscilloscope display.
- 9. Insert an ammeter in the collector and measure the resulting current with the signal still set for maximum unclipped output. Record this in Table 3 as I supplied (Experimental). Remove the ammeter.
- 10. Using the data already recorded, determine and record the experimental PDQ, PSupplied, and η. Finally, determine the deviations for Table 3.

#### Distortion

11. Unlike class A distortion which gets worse as the signal increases, notch distortion is relatively fixed. Therefore, it represents a smaller percentage of the overall output signal as the signal increases. To see this effect, adjust the signal level to achieve a load voltage of 8 volts peak-peak. There should be no clipping. Set the distortion analyzer to 1 kHz and % total harmonic distortion (% THD). Apply it across the load and record the resulting reading in Table 4 (8 Vpp). Decrease the generator to achieve a load voltage of 1 volt peak-peak and record the resulting THD.

### **Computer Simulation**

12. Build the circuit in a simulator and run a Transient Analysis. Use a 1 kHz 7 volt peak sine for the source. Inspect the voltage at the load. Record the peak clip points in Table 5. Reduce the input signal so that clipping disappears. Run the Distortion or Fourier Analysis at the load and record the resulting THD value in Table 5.

Table 1

| Supply | I <sub>CQ</sub> - Resistors |
|--------|-----------------------------|
| 6 V    |                             |
| 8 V    |                             |
| 10 V   |                             |
| 12 V   |                             |

# Table 2

| Supply | I <sub>CQ</sub> - Diodes |
|--------|--------------------------|
| 6 V    |                          |
| 8 V    |                          |
| 10 V   |                          |
| 12 V   |                          |

Table 3

|                        | Theory | Experimental | % Deviation |
|------------------------|--------|--------------|-------------|
| Compliance             |        |              |             |
| P <sub>Load(max)</sub> |        |              |             |
| I <sub>Supplied</sub>  |        |              |             |
| $P_{DQ}$               |        |              |             |
| P <sub>Supplied</sub>  |        |              |             |
| η                      |        |              |             |

Table 4

| %THD 8 Vpp |  |
|------------|--|
| %THD 1 Vpp |  |

Table 5

| Positive Clip | Negative Clip | % Distortion |
|---------------|---------------|--------------|
|               |               |              |

|   | uestions    |
|---|-------------|
| • | TATAL TATEL |

| 1. | Does the maximum load power compare favorably to the supplied DC power and the                    |
|----|---------------------------------------------------------------------------------------------------|
|    | transistor's power dissipation? That is, is the circuit efficient? How does it compare to class A |
|    | operation (Exercise 12)?                                                                          |

2. How is the notch distortion affected by the power supply?

|    | Compare the resistor bias and diode bias circuits regarding idle current (ICQ) and notch distortion. Compute the ICQ versus VCC stability (ICQ-MAX / ICQ-MIN) of each circuit using the first and last entries of Tables 1 and 2. |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |                                                                                                                                                                                                                                   |
|    |                                                                                                                                                                                                                                   |
| 4. | How does the class B circuit distortion compare to class A operation (Exercise 12)?                                                                                                                                               |
|    |                                                                                                                                                                                                                                   |
| 5. | Would increasing the Vcc supply increase the output compliance? Why/why not?                                                                                                                                                      |
|    |                                                                                                                                                                                                                                   |

#### POWER AMP WITH DRIVER

# Learning Objective

The objective of this exercise is to examine a typical audio amplifier consisting of a class A driver feeding a class B follower. System gain and clipping limits will be examined along with the audibility of clipping distortion and the shapes of voice waveforms.

#### THEORY OVERVIEW

Typical audio amplifiers utilize one or more small signal class A stages to achieve sufficient voltage gain which then feeds a class B power stage connected to the load (normally a loudspeaker). The stage preceding the power section is referred to as the driver stage or simply the driver. The driver is often directly coupled instead of coupled via a capacitor. This maximizes gain and reduces component count.

A typical loudspeaker exhibits a nominal  $8\,\Omega$  impedance. As such, it demands considerable current. The job of the class B follower is to create a good match to this low impedance and produce sufficient current and power gain to drive it effectively. The voltage gain comes from the prior stages. If any of the amplifier stages clip the waveform, the loudspeaker will reproduce the distorted wave. This distortion can be clearly audible and produce a signal that sounds fuzzy or harsh. Loudspeakers can also be used as microphones (although the quality will not be as high as that achieved with a properly designed microphone). In this experiment, a loudspeaker will be used as a microphone to inspect the waveshapes produced by the human voice; waveshapes that are potentially far more complex than simple sine waves.

### **EQUIPMENT**

| (1) Dual adjustable DC power supply       | model:  | srn: |  |  |
|-------------------------------------------|---------|------|--|--|
| (1) DMM                                   | model:  | srn: |  |  |
| (1) Dual channel oscilloscope             | model:  | srn: |  |  |
| (1) Function generator                    | model:  | srn: |  |  |
| (2) Small signal NPN transistors (2N3904) |         |      |  |  |
| (1) Small signal PNP transistor (2N3906)  |         |      |  |  |
| (2) Switching diodes (1N914 or 1N4148)    |         |      |  |  |
| (2) 100 Ω resistor ¼ watt                 | actual: |      |  |  |
| (1) 1 k Ω resistor ¼ watt                 | actual: |      |  |  |
| (1) 6.8 k Ω resistor ¼ watt               | actual: |      |  |  |
| (1) 1 k Ω potentiometer or decade box     |         |      |  |  |
| (1) 1 μF capacitor                        | actual: |      |  |  |
| (1) 100 μF capacitor                      | actual: |      |  |  |

### **SCHEMATIC**



Figure 1

#### **PROCEDURE**

### Bias, Gain and Compliance

1. Consider the circuit of Figure 1 using Vcc = 6 volts, Vee = -6 volts, R1 = 6.8 k $\Omega$ , R4 = 1 k $\Omega$ , R3 = 100  $\Omega$ , R1 = 100 R1 = 100 R2 = 100 R3 =

Ignoring base currents, this establishes the ICQ of transistor 1 which in turn creates a potential drop across R3. From this the voltage across R2 may be determined. Knowing the value of R1 and the total supply presented, Ohm's law or the voltage divider rule may be used to compute the required setting for R2. Compute the required value for R2 and record it in Table 1.

- 2. Compute the gain of the driver stage. For the load of Q1, the dynamic resistance of the diodes is small enough to ignore. Also, assume the current gain of the output transistors is approximately 100. Remember, only one output transistor is on at any given time. The gain of the class B stage may be assumed to be unity. Record the theoretical circuit gain in Table 1.
- 3. Ideally, the class B stage will produce a compliance of just under 6 volts peak. It may be less than this as the driver stage might clip sooner. Compute the AC load line for the driver stage and determine its compliance. Note that there will be a voltage divider effect between Re and the load of Q1 which will reduce the compliance from that calculated via the load line. Record the theoretical compliance value in Table 1. It should be less than that of the output stage and thus represents the compliance of the entire circuit.
- 4. Build the circuit of Figure 1 using Vcc = 6 volts, Vee = -6 volts, R1 =  $6.8 \text{ k}\Omega$ , R4 =  $1 \text{ k}\Omega$ , R3= $100\Omega$ , Rload =  $100 \Omega$ , Cin =  $1 \mu\text{F}$  and Cout =  $100 \mu\text{F}$ . Set the pot or decade box (R2) to the value calculated in Table 1. Disconnect the signal source and inspect the DC voltage at the load. Adjust R2 until this voltage goes to 0 volts. Record the resulting value of R2 in Table 1.
- 5. Connect the signal source and apply a 1 kHz sine at 200 millivolts peak. Inspect the load and source voltages with the oscilloscope and capture an image of the pair. From these voltages determine the circuit gain and record it in Table 1.
- 6. Increase the signal level until the output begins to clip. Reduce the level until the signal is undistorted and record the resulting load voltage as the experimental compliance in Table 1.

#### Waveforms: Human Perception and Production

- 7. Turn down the signal source to about 100 mV peak. Insert the loudspeaker in series with the load resistor. Accidentally placing it in parallel will cause excessive current draw and likely destroy the output transistors (after making a particularly loud and irritating squawk). Gradually turn up the signal level while monitoring the load voltage with the oscilloscope. Listen to the sound change as the amplifier begins to clip. Describe this change in Table 2. Repeat this with the other frequencies indicated.
- 8. Remove the loudspeaker and function generator. Reposition the loudspeaker so that it acts as the signal source (i.e., in the original position of the generator). It will now act as a microphone. While examining the load voltage, speak into the loudspeaker and note the typically complex waveshapes. Try holding a few different vowel sounds at different pitches and capture a few of these images. Ordinarily it is difficult for humans to vocalize pure sine waves, however, complex waveforms can be broken down mathematically into a combination of sine waves of differing frequencies, amplitudes and phases. As this is a linear amplifier, superposition holds, and thus if the circuit response to individual sines at differing frequencies can be determined then the response to complex waves such as the human voice and musical instruments can also be determined.

#### **Troubleshooting**

9. Remove the loudspeaker and return the generator to the circuit. Consider each of the individual faults listed in Table 3 and estimate the resulting DC and AC load voltages. If the DC voltage moves a great deal off of zero, chances are the AC load voltage will be badly distorted and there is no need to attempt to estimate a precise value. Introduce each of the individual faults in turn and measure and record the load voltages in Table 3.

#### **DATA TABLES**

Table 1

|            | Theory | Experimental |
|------------|--------|--------------|
| R2         |        |              |
| Av         |        |              |
| Compliance |        |              |

Table 2

| Frequency | Observations |
|-----------|--------------|
| 1 kHz     |              |
| 500 Hz    |              |
| 200 Hz    |              |

Table 3

| Issue                | V <sub>Load DC</sub> | V <sub>Load AC</sub> |
|----------------------|----------------------|----------------------|
| R <sub>2</sub> Short |                      |                      |
| C <sub>in</sub> Open |                      |                      |
| R <sub>1</sub> Open  |                      |                      |
| R <sub>3</sub> Open  |                      |                      |
| D <sub>1</sub> Short |                      |                      |
| D <sub>2</sub> Open  |                      |                      |
| Cout Open            |                      |                      |
| V <sub>CE</sub> Open |                      |                      |

# Questions

1. Is the maximum output compliance determined solely by the class B output stage?

| 2. | What kinds of distortion are present in this circuit?                                                                                                                        |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |                                                                                                                                                                              |
|    |                                                                                                                                                                              |
| 3. | Calculate the maximum load power and load current of the amplifier if the loudspeaker had accidentally been placed in parallel with the load resistor rather than in series. |
|    |                                                                                                                                                                              |
|    |                                                                                                                                                                              |
|    | How do the values calculated in Question 3 compare to the data sheet maximums for the 2N3904/6?                                                                              |
| 4. |                                                                                                                                                                              |
| 4. |                                                                                                                                                                              |

#### JFET BIAS

# Learning Objective

The objective of this exercise is to examine three methods to bias JFETs and determine which produce a stable Q point. A method of determining IDSS and VGS(OFF) in the lab is also presented.

#### THEORY OVERVIEW

Unlike bipolar junction transistors, FETs do not have a fixed forward biased junction potential. This makes bias analysis a little trickier. It is often useful to have a couple of device parameters on hand, namely IDSS and VGS(OFF). As is the case with BJTs, finding the main current (ID) is the key to finding all other circuit currents and voltages. One convenient aspect of JFETs is that the gate current can be ignored for most bias applications. Self Bias may be analyzed through the use of a Self Bias curve or through an iterative process of estimation of VGS leading to drain currents via Ohm's law and the general FET transconductance equation. Self Bias tends to have modestly stable Q points. Source Bias is an improvement over Self Bias. It tends to swamp out VGS variation via the addition of a negative source bias voltage. This topology also turns out potentially to have a very stable transconductance although it is not examined in this exercise. Finally, Current Source Bias utilizes a BJT to establish a very stable drain current. This turns out this comes at the expense of a stable VGS and transconductance (again, not examined here), so this form of bias is not necessarily the best choice for all applications.

#### **EQUIPMENT**

| (1) Dual adjustable DC power supply            | model:  | srn: |  |
|------------------------------------------------|---------|------|--|
| (1) DMM                                        | model:  | srn: |  |
| (3) Small signal JFETs (MPF102)                |         |      |  |
| (1) Small signal BJT (2N3904)                  |         |      |  |
| (1) 2.2 k Ω resistor ¼ watt                    | actual: |      |  |
| (2) 4.7 k $\Omega$ resistor $\frac{1}{4}$ watt | actual: |      |  |
| (1) 330 k Ω resistor ¼ watt                    | actual: |      |  |

#### Link

# Download the datasheet:

• MPF102 Datasheet

# **SCHEMATICS**



Figure 1



Figure 2



Figure 3



Figure 4

## **PROCEDURE**

# Determining I<sub>DSS</sub> and V<sub>GS(OFF)</sub>

- 1. Consider the circuit of Figure 1 using Vdd = 15 volts and Vgg = 0 volts. With nothing else in the circuit, the resulting drain current should equal IDSS. Similarly, if Vgg is gradually changed to a value negative enough to drop the drain current to zero, Vgg must be equal to VGS(OFF).
- 2. Build the circuit of Figure 1 using Vdd = 15 volts and Vgg = 0 volts. Insert an ammeter in the drain and record the resulting current in Table 1. Slowly increase the magnitude of Vgg (i.e., make it more negative) until the drain current drops to zero (as a practical point, try to get it under  $10~\mu A$ , or as low as the ammeter will allow). Record this voltage in Table 1. Repeat this process for the other two transistors. Be sure not to confuse the JFETs. Keep them in order.

### **Self Bias**

- 3. Consider the circuit of Figure 2 using Vdd = 15 volts, Rg = 330 k $\Omega$ , Rd = 4.7 k $\Omega$ , and Rs = 2.2 k $\Omega$ . Using the values of Table 1, calculate and record the expected voltages for JFET 1 in Table 2. Also record the expected drain current in Table 3.
- 4. Build the circuit of Figure 2 using Vdd = 15 volts, Rg = 330 k $\Omega$ , Rd = 4.7 k $\Omega$ , and Rs = 2.2 k $\Omega$ . Measure and record the voltages for JFET 1 in Table 2. Based on VD, compute and record the experimental drain current in Table 3. Also determine and record the drain current deviation.
- 5. Repeat steps 2 and 3 for the second and third JFETs.

### **Source Bias**

- 6. Consider the circuit of Figure 3 using Vdd = 15 volts, Vss = -3 volts, Rd = Rs =  $4.7 \text{ k}\Omega$  and Rg =  $330 \text{ k}\Omega$ . A reasonable approximation for VGS in this circuit is -2 volts DC. Based on this, calculate and record the expected voltages for JFET 1 in Table 4. Also record the expected drain current in Table 5.
- 7. Build the circuit of Figure 3 using Vdd = 15 volts, Vss = -3 volts, Rd = Rs =  $4.7 \text{ k}\Omega$  and Rg =  $330 \text{ k}\Omega$ . Measure and record the voltages for JFET 1 in Table 4. Based on VD, compute and record the experimental drain current in Table 4. Also find and record the drain current deviation.
- 8. Repeat steps 5 and 6 for the second and third JFETs.

#### **Current Source Bias**

- 9. Consider the circuit of Figure 4 using Vdd = 15 volts, Vee = -5 volts, Rd = Re =  $4.7 \text{ k}\Omega$  and Rg =  $330\text{k}\Omega$ . Calculate and record the expected voltages for JFET 1 in Table 6. Also record the expected drain current in Table 7.
- 10. Build the circuit of Figure 4 using Vdd = 15 volts, Vee = -5 volts, Rd = Re =  $4.7 \text{ k}\Omega$  and Rg =  $330 \text{ k}\Omega$ . Measure and record the voltages for JFET 1 in Table 6. Based on VD, compute and record the experimental drain current in Table 7. Also find and record the drain current deviation.

# 11. Repeat steps 8 and 9 for the second and third JFETs.

# DATA TABLES

Table 1

| JFET | I <sub>DSS</sub> | V <sub>GS(OFF)</sub> |
|------|------------------|----------------------|
| 1    |                  |                      |
| 2    |                  |                      |
| 3    |                  |                      |

Table 2

| JFET | V <sub>G</sub><br>Theory | V <sub>S</sub><br>Theory | V <sub>D</sub><br>Theory | V <sub>G Exp</sub> | V <sub>S Exp</sub> | V <sub>D Exp</sub> |
|------|--------------------------|--------------------------|--------------------------|--------------------|--------------------|--------------------|
| 1    |                          |                          |                          |                    |                    |                    |
| 2    |                          |                          |                          |                    |                    |                    |
| 3    |                          |                          |                          |                    |                    |                    |

Table 3

| JFET | I <sub>D Theory</sub> | I <sub>D Experimental</sub> | %Dev I <sub>D</sub> |
|------|-----------------------|-----------------------------|---------------------|
| 1    |                       |                             |                     |
| 2    |                       |                             |                     |
| 3    |                       |                             |                     |

Table 4

| JFET | V <sub>G</sub><br>Theory | V <sub>S</sub><br>Theory | V <sub>D</sub><br>Theory | V <sub>G Exp</sub> | V <sub>S Exp</sub> | V <sub>D Exp</sub> |
|------|--------------------------|--------------------------|--------------------------|--------------------|--------------------|--------------------|
| 1    |                          |                          |                          |                    |                    |                    |
| 2    |                          |                          |                          |                    |                    |                    |
| 3    |                          |                          |                          |                    |                    |                    |

Table 5

| JFET | ID Theory | ID<br>Experimental | %Dev ID |
|------|-----------|--------------------|---------|
| 1    |           |                    |         |
| 2    |           |                    |         |
| 3    |           |                    |         |

Table 6

| JFET | V <sub>G</sub><br>Theory | V <sub>S</sub><br>Theory | V <sub>D</sub><br>Theory | V <sub>G Exp</sub> | V <sub>S Exp</sub> | V <sub>D Exp</sub> |
|------|--------------------------|--------------------------|--------------------------|--------------------|--------------------|--------------------|
| 1    |                          |                          |                          |                    |                    |                    |
| 2    |                          |                          |                          |                    |                    |                    |
| 3    |                          |                          |                          |                    |                    |                    |

# **Table** 7

| JFET | ID Theory | ID Experimental | %Dev ID |
|------|-----------|-----------------|---------|
| 1    |           |                 |         |
| 2    |           |                 |         |
| 3    |           |                 |         |

|              | nactione |
|--------------|----------|
| $\mathbf{U}$ | uestions |

| 2. | Does the precise value of beta for the BJT in the final circuit matter that much? Why/why not? |
|----|------------------------------------------------------------------------------------------------|
|    |                                                                                                |
|    |                                                                                                |
|    |                                                                                                |
| 3. | In general, identify two ways of decreasing the drain voltage in the circuit of Figure 3.      |
|    |                                                                                                |
|    |                                                                                                |
|    |                                                                                                |
| 1. | In general, identify two ways of increasing the drain current in the circuit of Figure 4.      |
|    |                                                                                                |
|    |                                                                                                |

## JFET AMPLIFIERS

# Learning Objective

The objective of this exercise is to examine common source and common drain (voltage follower) JFET amplifiers. Both voltage gain and input impedance will be investigated.

## THEORY OVERVIEW

In many regards, JFET amplifiers share similar attributes with their bipolar counterparts. Superficially, they look very similar as well. The main functional differences are that JFET based amplifiers tend to have higher input impedances but tend to offer lower voltage gains. Further, without swamping, JFET amplifiers tend to produce lower levels of distortion. As with r'e impacting bipolar circuit performance, JFET performance is impacted by the transconductance, gm (AKA gfs). Like the bipolar common emitter amplifier, the common source amplifier exhibits a voltage gain greater than one with inversion. The source follower, like the bipolar emitter follower, shows a voltage gain just under one with no inversion.

# **EQUIPMENT**

| (1) DMM model: srn:                                               |  |
|-------------------------------------------------------------------|--|
| (1) DMM model: srn:                                               |  |
| (1) Dual channel oscilloscope model: srn:                         |  |
| Function generator model: srn:                                    |  |
| (3) Small signal JFETs (MPF102, substitute J112 if not available) |  |
| (2) $4.7 \text{ k } \Omega$ resistors $\frac{1}{4}$ watt actual:  |  |
| (1) 22 k $\Omega$ resistor $\frac{1}{4}$ watt actual:             |  |
| (1) 33 k $\Omega$ resistor $\frac{1}{4}$ watt actual:             |  |
| (1) 330 k $\Omega$ resistor ½ watt actual:                        |  |
| (2) 10 µF capacitors actual:                                      |  |
| (1) 470 μF capacitor actual:                                      |  |

## **SCHEMATICS**



Figure 1



Figure 2

## **PROCEDURE**

# **Common Source Voltage Amplifier**

- 1. Consider the circuit of Figure 1 using Vdd = 15 volts, Vss = -3 volts, Rin =  $33 \text{ k}\Omega$ , Rg =  $330 \text{ k}\Omega$ , Rs =  $4.7 \text{ k}\Omega$ , Rd =  $4.7 \text{ k}\Omega$ , Rload =  $22 \text{ k}\Omega$ , Cin = Cout =  $10 \text{ }\mu\text{F}$  and Cs =  $470 \text{ }\mu\text{F}$ . Assuming VGS = -2 volts and gm = 2 mS (4 mS if using the J112), determine the theoretical gain and input impedance of the circuit and record these in Table 1.
- 2. Build the circuit of Figure 1 using Vdd = 15 volts, Vss = -3 volts, Rin =  $33 \text{ k}\Omega$ , Rg =  $330 \text{ k}\Omega$ , Rs= $4.7 \text{ k}\Omega$ , Rd =  $4.7 \text{ k}\Omega$ , Rload =  $22 \text{ k}\Omega$ , Cin = Cout =  $10 \text{ \mu}F$  and Cs =  $470 \text{ \mu}F$ . Set Vin to a 100 mV peak sine at 1 kHz. Measure the voltages at the gate and load, and record these in Table 1. Capture images of the input and gate voltages, and the gate and load voltages. Note whether

or not the load is inverted compared to the gate signal.

- 3. Based on the measured gate and drain voltages, determine the resulting theoretical Av and Zin, and record these in Table 1. Note that Zin may be computed using the voltage divider rule or Ohm's law given the gate and input voltages along with the input resistor value. Also determine and record the percent deviations.
- 4. Repeat steps 1 through 3 for the remaining two JFETs.

## **Common Drain Voltage Follower**

- 5. Consider the circuit of Figure 2 using Vdd = 15 volts, Vss = -3 volts, Rin =  $33 \text{ k}\Omega$ , Rg =  $330 \text{ k}\Omega$ , Rs =  $4.7 \text{ k}\Omega$ , Rload =  $22 \text{ k}\Omega$ , Cin =  $10 \mu\text{F}$  and Cout =  $470 \mu\text{F}$ . Assuming VGS = -2 volts and gm = 2 mS (4 mS if using the J112), determine the theoretical gain and input impedance of the circuit and record in Table 2.
- 6. Build the circuit of Figure 2 using Vdd = 15 volts, Vss = -3 volts, Rin = 33 k $\Omega$ , Rg = 330 k $\Omega$ , Rs=4.7 k $\Omega$ , Rload = 22 k $\Omega$ , Cin = 10  $\mu$ F and Cout = 470  $\mu$ F. Set Vin to a 100 mV peak sine at 1 kHz. Measure the voltages at the gate and load, and record these in Table 2. Capture images of the input and gate voltages, and the gate and load voltages. Note whether or not the load is inverted compared to the gate signal.
- 7. Based on the measured gate and drain voltages, determine the resulting theoretical Av and Zin, and record these in Table 2. Also determine and record the percent deviations.
- 8. Repeat steps 5 through 7 for the remaining two JFETs.

#### **Troubleshooting**

9. Consider each of the individual faults listed in Table 3 and estimate the resulting AC load voltage for circuit 1. Introduce each of the individual faults in turn and measure and record the load voltage in Table 3.

### DATA TABLES

Table 1

| JFET | A <sub>v Theory</sub> | Zin Theory | V <sub>g Exp</sub> | V <sub>d Exp</sub> | A <sub>v Exp</sub> | Z <sub>in Exp</sub> | %Dev A <sub>v</sub> | %Dev Z <sub>in</sub> |
|------|-----------------------|------------|--------------------|--------------------|--------------------|---------------------|---------------------|----------------------|
| 1    |                       |            |                    |                    |                    |                     |                     |                      |
| 2    |                       |            |                    |                    |                    |                     |                     |                      |
| 3    |                       |            |                    |                    |                    |                     |                     |                      |

Table 2

| JFET | A <sub>v</sub><br>Theory | Z <sub>in</sub><br>Theory | V <sub>g</sub><br>Exp | V <sub>s</sub><br>Exp | A <sub>v</sub><br>Exp | Z <sub>in</sub><br>Exp | %Dev<br>A <sub>v</sub> | %Dev<br>Z <sub>in</sub> |
|------|--------------------------|---------------------------|-----------------------|-----------------------|-----------------------|------------------------|------------------------|-------------------------|
| 1    |                          |                           |                       |                       |                       |                        |                        |                         |
| 2    |                          |                           |                       |                       |                       |                        |                        |                         |
| 3    |                          |                           |                       |                       |                       |                        |                        |                         |

# Table 3

| Issue                | V <sub>Load</sub> |
|----------------------|-------------------|
| Rg Short             |                   |
| C <sub>in</sub> Open |                   |
| R <sub>d</sub> Short |                   |
| R <sub>d</sub> Open  |                   |
| R <sub>s</sub> Open  |                   |
| Cout Open            |                   |
| C <sub>s</sub> Open  |                   |
| V <sub>DS</sub> Open |                   |

| - 7 |     |    |    |    |    |   |    |   |
|-----|-----|----|----|----|----|---|----|---|
|     | Η.  | v  | Δ. | r. | ~1 | C | es | ۱ |
|     | 100 | А. | ι. |    |    |   |    |   |

| 1. | Does the common source amplifier produce a considerable amplification effect and if so, are the results consistent across transistors? |
|----|----------------------------------------------------------------------------------------------------------------------------------------|
|    |                                                                                                                                        |
|    |                                                                                                                                        |
| 2. | Does the common source amplifier produce a phase shift at the load? How does this compare with the common drain follower?              |
|    |                                                                                                                                        |
|    |                                                                                                                                        |
| 3. | How do the voltage gains of these cir                                                                                                  |
|    |                                                                                                                                        |
|    |                                                                                                                                        |
|    | cuits compare to their bipolar versions?                                                                                               |

| 4.       | How do the input impedances of these circuits compare to their bipolar versions? |
|----------|----------------------------------------------------------------------------------|
| -        |                                                                                  |
| -        |                                                                                  |
| <u>-</u> |                                                                                  |

# APPENDIX: MANUFACTURER'S DATASHEET LINKS

### **DIODES**

1N4002 Datasheet: https://www.onsemi.com/pub/Collateral/1N4001-D.PDF

1N4148 Datasheet: https://www.onsemi.com/pub/Collateral/1N914A-D.pdf

1N751 Datasheet: http://www.digitroncorp.com/Documents/Datasheets/

1N746-1N759A,-1N4370- 1N4372A.aspx?ext=.pdf

1N914 Datasheet: https://www.onsemi.com/pub/Collateral/1N914A-D.pdf

NZX5V1B Datasheet: https://assets.nexperia.com/documents/data-sheet/NZX\_SER.pdf

Standard Red LED Datasheet: https://www.sparkfun.com/datasheets/Components/LED/COM-09590-YSL-R531R3D-D2.pdf

High Brightness White LED Datasheet: http://cdn.sparkfun.com/datasheets/Components/General/YSL-R1042WC-D15.pdf

IR Detector Datasheet: http://optoelectronics.liteon.com/upload/download/DS-50-93-0013/LTR-301.pdf

IR Emitter Datasheet: http://optoelectronics.liteon.com/upload/download/DS-50-92-0009/E302.pdf

#### **TRANSISTORS**

2N3904 Datasheet: https://www.onsemi.com/pub/Collateral/2N3903-D.PDF 2N3906 Datasheet: https://www.onsemi.com/pub/Collateral/2N3906-D.PDF J112 Datasheet: https://www.onsemi.com/pub/Collateral/J111-D.PDF

MPF102 Datasheet: http://www.onsemi.com/pub\_link/Collateral/MPF102-D.PDF

## **MISCELLANEOUS**

GL5528 CdS Cell Datasheet: http://cdn.sparkfun.com/datasheets/Sensors/LightImaging/SEN-09088.pdf

Vishay NTCLE100E3 Thermistor Datasheet: http://www.vishay.com/docs/29049/ntcle100.pdf

# **VERSION HISTORY**

The NSCC edition is a condensed version of the open textbook Semiconductor Devices: Theory & Application Lab Manual by James Fiore, Mohawk Valley Community College used under a CC BY-NC-SA license.

- Chapters 8, 9, & 14 are not used.
- Minor text edits